This application is related to concurrently filed and commonly owned U.S. patent application Ser. No. 11/859,723, entitled “SIGNAL GENERATOR WITH ADJUSTABLE FREQUENCY,” and U.S. patent application Ser. No. 11/859,335, entitled “SIGNAL GENERATOR WITH ADJUSTABLE PHASE,” the disclosure of each of which is hereby incorporated by reference.
1. Field
This application relates generally to data communication and more specifically, but not exclusively, to generating a signal such as a clock signal with adjustable phase and/or frequency, and to generating a signal that tracks another signal.
2. Background
In some applications, a communication system may generate signals where the frequency and the phase of the signals are adjustable to some degree. For example, a typical receiver may use a clock signal to recover data from a received signal. In this case, the frequency and phase of the clock signal may be synchronized to the frequency and phase of the received signal to improve the accuracy with which the data is recovered from the received signal. In addition, some systems may employ multiphase clocks where the different phases may be used at different times and/or for different circuits.
In practice, undesirable trade-offs relating to, for example, complexity, power consumption, and cost may need to be made to provide signals having the desired frequency and phase qualities. As an example, an ultra-wideband communication system may employ very narrow pulses and a high level of duty cycling to reduce the power requirements of associated transceiver components. Here, the effectiveness with which received data is recovered depends, in part, on appropriate tracking of the timing of the received pulses. Due to the use of relatively narrow pulse widths, however, a synchronization and tracking structure that provides a sufficient level of tracking performance may be undesirably complex. For example, in some implementations a synchronization and tracking circuit may comprise a phase lock loop or some form of a voltage controlled oscillator circuit to generate signals with appropriate frequency and/or phase (e.g., different clock phases in a multiphase system). In addition, in some implementations a synchronization and tracking circuit may comprise a high-frequency oscillator and a high-frequency phase locked loop (“PLL”) or delay locked loop (“DLL”). In this case, the operating frequency of the PLL/DLL may be selected so that the PLL/DLL provides sufficient resolution for a tracking and acquisition control signal.
In practice, the above techniques may be relatively complicated and may consume a relatively large amount of power. Consequently, these techniques may be inappropriate for many applications.
A summary of sample aspects of the disclosure follows. It should be understood that any reference to the term aspects herein may refer to one or more aspects of the disclosure.
The disclosure relates in some aspects to signal generation schemes for relatively low-complexity systems. Such systems may include, for example, receivers that may be employed in ultra-wideband applications.
The disclosure relates in some aspects to circuits that generate one or more signals where the frequency and/or the phase of each signal may be adjusted. For example, some implementations relate to a relatively lower-complexity tunable multiphase clock generator. Here, the clock generator may employ a low-frequency oscillator that has an operating frequency on the order of the pulse repetition frequency of the pulses processed by an associated device (e.g., a receiver). Similarly, some implementations relate to a relatively low-complexity synchronization and tracking circuit that employs an oscillator having an operating frequency on the order of the pulse repetition frequency of the pulses processed by the circuit.
Advantageously, a device that incorporates such circuits may be less complex, may consume less power, and may have lower implementation cost than devices that employ traditional clocking schemes such as a PLL or a DLL. Such circuits may be particularly advantageous in applications such as ultra-wideband where it may be highly desirable for a device to be relatively small in size, have very low power consumption, and have very low cost.
In some aspects a signal generator generates an adjustable phase output signal where the phase of the output signal is based on comparison of an oscillating signal with an adjustable threshold (e.g., an adjustable reference signal). In this case, adjustment of the threshold results in a corresponding adjustment of the phase of the output signal. For example, in some implementations the adjustable threshold comprises an adjustable bias signal for a transistor circuit where the oscillating signal is provided as an input to the transistor circuit and the output of the transistor circuit provides the output signal. The above techniques may be employed in one or more signal generator circuits to provide one or more tunable multiphase clocks.
In some aspects a signal generator generates an output signal where the frequency and/or the phase of the output signal is adjusted by temporarily adjusting the frequency of an oscillating signal. For example, in some implementations the frequency of the oscillating signal is adjusted for a short period of time to effect a slight change (e.g., skew) in the phase of the output signal. In addition, in some implementations the frequency of the oscillating signal is temporarily adjusted in a repeated manner to provide an output signal having an effective frequency that lies between two baseline frequency values. In some aspects the frequency of the oscillating signal is adjusted by selectively coupling one or more reactive circuits to an oscillator circuit and/or by changing the reactance of one or more reactive circuits.
In some aspects the frequency and phase of one or more output signals is adjusted to track one or more input signals. Here, at least one control signal is adjusted to control a frequency of an oscillating signal from which the output signal is derived. In addition, the phase of each output signal is adjusted based on comparison of the oscillating signal with an associated adjustable threshold.
These and other features, aspects and advantages of the disclosure will be more fully understood when considered with respect to the following detailed description, appended claims and accompanying drawings, wherein:
In accordance with common practice the various features illustrated in the drawings may not be drawn to scale. Accordingly, the dimensions of the various features may be arbitrarily expanded or reduced for clarity. In addition, some of the drawings may be simplified for clarity. Thus, the drawings may not depict all of the components of a given apparatus (e.g., device) or method. Finally, like reference numerals may be used to denote like features throughout the specification and figures.
Various aspects of the disclosure are described below. It should be apparent that the teachings herein may be embodied in a wide variety of forms and that any specific structure, function, or both being disclosed herein is merely representative. Based on the teachings herein one skilled in the art should appreciate that an aspect disclosed herein may be implemented independently of any other aspects and that two or more of these aspects may be combined in various ways. For example, an apparatus may be implemented or a method may be practiced using any number of the aspects set forth herein. In addition, such an apparatus may be implemented or such a method may be practiced using other structure, functionality, or structure and functionality in addition to or other than one or more of the aspects set forth herein. As an example of the above, in some aspects an apparatus may comprise a comparator configured to compare an oscillating signal with an adjustable threshold to provide an output signal having an adjustable phase. In addition, in some aspects such a comparator may be implemented in an apparatus for providing a signal that tracks another signal.
In conjunction with the transmission and reception of signals, the devices 102 and 104 may generate signals having adjustable frequency and/or phase. For example, the device 102 may employ a clock generator 114 that generates one or more adjustable phase clock signals. Such signals may be used, for example, to synchronize data flow through the transmit path of the device 102.
The receive path of the device 104 may employ a similar clock generator 116. Here, the clock generator 116 may generate one or more multiphase clock signals that may be used to synchronize a master receive clock with the received signals. For example, during two-way communication the transmitter master clock and the receiver master clock may not be time aligned. As will be discussed in more detail below, an adjustable frequency/phase clock generator 116 may therefore be employed in a synchronization and tracking circuit 118 to provide a receive clock signal that is synchronized in frequency and phase with received data signals.
Multiphase clocks signals provided by the clock generator 116 also may be used during a signal acquisition procedure. For example, an adjustable phase signal may be employed in conjunction with a search algorithm (e.g., during hypothesis testing) to find the correct phase offset for the receive clock signal. Here, it should be appreciated that the phase of the received signal may not be known. Thus, the device 104 may adjust the phase of the receive clock signal in relatively small steps whereby, at each phase value, the device attempts to lock onto the received signal. As will be discussed in more detail below, a clock generator as taught herein may provide an efficient mechanism for providing a series of phase offsets.
Also, in some implementations a wireless device (e.g., device 102 or 104) may be transmitting to or receiving from multiple wireless devices where the phase of the master clock of each wireless device may be different. Here, it may be desirable to readily switch the phase of a local clock to match the different clock phases associated with the multiple wireless devices. For example, the device 104 may select one local phase when receiving from one wireless device and select another local phase when receiving from another wireless device. As will be discussed in more detail below, a clock generator as taught herein may provide an efficient mechanism for providing multiple clock phases.
With the above in mind, several sample signal generator apparatuses and operations will now be treated in more detail. It should be appreciated that the specific components and operations described below are provided for illustration purposes, and that an apparatus constructed in accordance with the teachings herein may employ other components and may be used in conjunction with other types of operations.
As illustrated in
In some implementations an oscillator circuit as taught herein (e.g., the circuit comprising the oscillator 204 and the inverter 206) may have a relatively high quality factor (commonly referred to as the “Q” of the circuit). In some aspects a high-Q signal may have substantially no harmonic components (e.g., the signal is substantially monotonic). Consequently, relatively accurate changes in phase (as discussed below) may be obtained through the use of a high-Q signal since such a signal may be substantially jitter-free. In some implementations the quality factor of an oscillator circuit may be on the order of 10 or more.
The phases of the output signals φ1-φN generated by the circuits 202A-202N are skewed by control signals VC1-VCN, respectively. Accordingly, the phase of a given one of the output signals φ1-φN may be set independently of the phase of any other output signal. In addition, the phases of the output signals φ1-φN may be different than the phase of the output signal φ0 of the oscillator circuit.
The next waveform down illustrates, in a simplified form, the output signal φ0. This waveform also illustrates that the time at which the output signal φ0 transitions from low to high or vice versa (e.g., as represented by a vertical line 304A) is based on a decision level of the device 206. In this example, this decision level is represented by the horizontal line 302A. In other words, the device 206 generates a transition at the output signal φ0 whenever the input signal A crosses the decision level 302A.
The waveform for the output signal φ1 illustrates that this signal may be set to transition when the input signal A crosses a different decision level (e.g., decision level 302B). This decision point is represented by a vertical line 304B. In this case, the value of the control signal VC1 controls the decision level for the circuit 202A. A change in the decision level, in turn, causes the inverter of the circuit 202A to trigger sooner or later.
In a similar manner, the waveform for the output signal φN illustrates that this signal may be set to transition when the input signal A crosses yet another decision level (e.g., decision level 302N). This decision point is represented by a vertical line 304N. Here, the value of the control signal VCN controls the decision level for the circuit 202N.
An adjustable phase circuit (e.g., circuits 202A and 202N) may be implemented in a variety of ways. For example, an adjustable phase circuit may comprise a comparator that compares the level of an input signal (e.g., input signal A) with an adjustable threshold (e.g., an adjustable reference signal). Such a comparator may take a variety of forms including, for example, a buffer (e.g., an inverter) having an adjustable decision threshold, a transistor circuit having an adjustable bias, an operational amplifier, or some other circuit that makes a switching decision based on the level of an input signal wherein a threshold is used to control the switching decision.
As illustrate in
Referring to
In the example of
The look-up table 504 or other similar structure may be advantageously employed in implementations where a given device may, in effect, concurrently communicate with multiple devices. For example, in some implementations an ultra-wideband receiver may concurrently receive pulse streams from different transmitters where each pulse stream employs relatively high inter-pulse duty cycling. In this case, the receiver may continually switch between the different pulse streams (e.g., on a pulse-by-pulse basis) to recover the pulses transmitted by the different transmitters. Consequently, the receiver may store phase information for each of the pulse streams in the look-up table 504 and access one of the entries whenever the receiver elects to receive a pulse from a given one of the pulse streams.
The look-up table 504 may be implemented in a variety of ways. For example, in some implementations the look-up table 504 may comprise an I/O register whereby selection of a particular register address results in the I/O register outputting a given signal level. Alternatively, in some implementations the look-up table information may simply be stored in a data memory. In this case, each of the phase adjusters 508 may be configured with an appropriate value from the look-up table 504 to set the phase of the phase adjuster.
In some implementations the entries in the look-up table 504 may be provided by a control circuit that determines the values that should be placed in the look-up table 504. For example, in implementations where the circuit 500 is incorporated in a tracking loop, when the tracking loop synchronizes to a given signal, the tracking loop may place an entry into the look-up table 504 that is associated with the particular signal with which the tracking loop has synchronized. In this way, in the event the tracking loop needs to resynchronize with that signal, the tracking loop may refer to the corresponding value stored in the look-up table 504.
In some implementations the look-up table 504 may be configured to provide any of the control voltage entries to any of the phase adjusters 508. For example, the phase adjuster 508A may be configured using any the control voltages VC1-VCN. Similarly, the phase adjuster 508N may be configured using any the control voltages VC1-VCN.
In some implementations the look-up table 504 may be configured to provide a specific one of the control voltage entries to a corresponding one of the phase adjusters 508. For example, the control voltage VC1 may be provided to the phase adjuster 508A while the control voltage VCN may be provided to the phase adjuster 508N. Such an implementation may be used to provide, for example, a multiphase clock bus where the output signals φ1-φN comprise each leg of the multiphase clock bus.
In view of the above, it should be appreciated that a signal generator may be employed in a variety of applications. For example, a signal generator employing a single adjustable phase branch (e.g., φ1) may be used to generate a clock signal whereby the phase of the clock signal may be selectively skewed, as necessary, by adjusting the control voltage VC1. In addition, a signal generator employing several phase branches (e.g., φ1-φN, where N is the number of phase branches) may provide several signals where each signal has a different phase as defined by a respective one of the control voltages VC1-VCN. As mentioned above, such a configuration may be employed to provide a multiphase clock bus.
Sample operations of a signal generator (e.g., the circuit 200) will now be described in conjunction with the flowchart of
As represented by block 602, the signal generator may optionally define one or more threshold values or other suitable information (e.g., control voltages) for defining one or more adjustable thresholds (e.g., reference signals) that are used to skew the phase of one or more output signals. At block 604, the signal generator provides an oscillating signal. This oscillating signal may comprise, for example, the input signal A of
Referring now to
In
In
In some aspects the frequency and/or the phase of an oscillating signal generated by an oscillator circuit may be adjusted by temporarily reconfiguring a reactive circuit that is associated with the oscillator circuit. For example, a control signal that controls the configuration of the reactive circuit may be toggled relatively quickly thereby causing a temporary change in the capacitance and/or the inductance of the oscillator circuit. This temporary change in the reactance of the circuit, in turn, leads to a temporary change in the frequency of the oscillating signal.
Referring now to
Referring initially to
As represented by block 906, a temporary change in the control signal may be defined to provide a desired change in the phase of the output signal. For example, the control signal may initially be set to an original value, then changed to another value for a relatively short period of time, and then changed back to the original value. As represented by block 908, this temporary change in the control signal causes a temporary change in the frequency of the oscillator circuit which, in turn, results in a shift of the timing of the output signal.
A simplified timing diagram of such a phase shifting operation is shown in
In the example of
Referring now to
As represented by block 1106 of
A simplified timing diagram of such a frequency shifting operation is depicted in
A waveform 1208 corresponding to an output signal (depicted in a conceptual form) illustrates that as a result of the duty cycling of the control signal 1206, an effective (e.g., average) frequency of the output signal 1208 may be greater than the frequency of the waveform 1202 and less than the frequency of the waveform 1204. In this example the duty cycle of the control signal 1206 is 50%. It should be appreciated, however, that a different duty cycle may be employed to achieve a different frequency at an output signal.
In general, any desired change in the frequency of the output signal may be achieved by controlling the rate at which the control signal is switched between different values and controlling the corresponding duty cycle associated with each of these values. In the example of
From the above it should be appreciated that the phase and/or frequency of an output signal may be adjusted by a desired amount through appropriate selection of the quantity and values of the reactive components. In addition, the magnitude of the change in the phase and/or the frequency of the output signal may be dynamically controlled through appropriate control of the control signal. In other words, the phase and/or frequency of the output signal depends on the manner in which the reactive elements are reconfigured at a given point in time or over a period of time (e.g., how the switches are opened or closed in
It should be appreciated that various modifications may be made to the circuits of
In some implementations a set of information relating to values of control signals (e.g., reference signals) may used to specify a frequency or phase for one or more circuits such as those described in
In some aspects a circuit constructing in accordance with the teachings of
Referring now to
If a typical receiver that employs PLL-based or DLL-based synchronization and tracking structure is used to recover data from the pulses 1302, the receiver may employ oscillators and components with specifications on the order of several gigahertz. In practice, this type of structure may be relatively complex and may consume a relatively significant amount of power. Hence, this type of receiver architecture may not be desirable for low-cost and/or low-power applications.
In contrast, through the use of structure and operations as taught herein, a relatively low-power and low-complexity receiver may be provided for recovering data (e.g., from pulse-based signals such as the pulses 1302). Advantageously, such a receiver may utilize a master clock signal 1306 that has a frequency on the order of 1/PRI or a small multiple of 1/PRI for recovering data from the received pulses 1302.
Initially, it may be observed from
In some aspects, the circuit 1400 may be configured to generate an output clock that has a defined phase and/or frequency difference from an input clock. To this end, the error circuit 1402 may comprise or may otherwise access a table of reference values that specify the desired difference in phase and/or frequency. In this case, the error circuit 1402 will take these reference values into account when generating the error signals.
Thus, through appropriate specification of the reference values 1406 (e.g., similar to look-up table 504), the circuit 1402 may provide one or more output clocks having a desired phase and/or frequency relative to one or more input clocks. In addition, the circuit 1402 may change the phase and/or frequency of a given signal whenever necessary by changing the reference values 1406. Consequently, the circuit 1400 may provide a tunable multiphase clock.
Referring now to
The circuit 1500 also includes a time and frequency tracking circuit 1510 that adjusts the set of control signals 1504 and the set of threshold signals 1508 so that the set of output signals 1512 (e.g., signals 1512A and 1512B) are synchronized to and track a set of input signals 1514. As an example, the circuit 1510 may utilize early/late signal tracking contract a given input signal 1514. As represented by the ellipsis in
As represented by block 1602, the circuit 1502 provides an oscillating signal VOSC that has a frequency that is based on the current values of the set of control signals 1504. That is, as discussed above in conjunction with
As represented by block 1604, the circuit 1506 compares the oscillating signal VOSC with the set of adjustable threshold signals 1508 to provide the set of output signals 1512. As discussed above in conjunction with
As represented by block 1606, the tracking circuit 1510 continually ensures that the set of output signals 1512 track the set of input signals 1514. To this end, the tracking loop compares the set of output signals 1512 with the set of input signals 1514 to determine whether the phase and/or the frequency of the set of output signals 1512 needs to be changed. If so, the tracking circuit 1510 defines new values for the control signals and/or the threshold signals (e.g., defined based on an error signal) so that the set of output signals 1512 track the set of input signals 1514.
As represented by block 1608, the tracking circuit 1510 may then adjust the set of control signals 1504, as necessary, to fine tune the resonant frequency of the crystal oscillator. In this way, a slow frequency tracking mechanism is provided for the circuit 1500 by controlling the positions of the switches S1, S2, etc. In addition, as discussed above, duty cycling modulation may be used to correct offsets that may not be directly obtained by a single configuration of the switches.
As represented by block 1610, the tracking circuit 1510 also may adjust the set of threshold signals 1508, as necessary, to change the phase of the set of output signals 1512. Thus, a fast time tracking mechanism is also provided for the circuit 1500.
In a similar manner as discussed above the circuit 1500 may employ a table of information (e.g., reference values) for defining phase offsets and/or different frequencies (e.g., through the use of a frequency divider circuit, not shown) for one or more of the output signals 1512. For example, in some implementations the tracking circuit 1510 may define (e.g., repeatedly adapt) the entries in the table that are used to generate the control signals 1504 and the threshold signals 1508. For example, once the tracking circuit 1510 determines that it has synchronized a given output signal 1512 with a given input signal 1514, the tracking circuit 1510 may store information (e.g., one or more reference values) associated with the current values of one or more of the control signals 1504 and the threshold signals 1508 that caused the current frequency and/or phase of the given output signal 1512. In some implementations, stored reference values may be used to adjust the frequency and/or phase of a given output signal 1512 to one of several different defined values. In addition, in an implementation where multiple output signals 1512 are provided, the reference values may be used to define a unique frequency and/or phase for each of the output signals 1512.
The circuit 1500 may be configured in a variety of ways to provide a desired number of output signals 1512. For example, in some applications the circuit 1500 may provide multiphase clocks 1512 based on a single input signal 1514. Alternatively, in some applications the circuit 1500 may provide multiphase clocks 1512 where each clock is synchronized with and tracks a corresponding one of several input signals 1514.
It should be appreciated that various modifications may be made to the circuit 1500 based on the teachings herein. For example, the circuit 1502 may employ different combinations of reactive elements (e.g., capacitors and/or inductors) and different types of reactive elements (e.g., variable reactive elements) as discussed above. Also, the circuit 1506 may employ different types of comparators 1516 for generating the output signals 1512.
A synchronization and tracking circuit as discussed herein may be employed in a variety of applications. For example, referring to the communication system 1700 of
Here, an output stage 1706 of the transmitter 1704 may transmit data to the receiver 1702 based on a transmit clock 1708. Thus, the timing of the signal received by the receiver 1702 is based on the frequency of the transmit clock 1708.
The receiver 1702 includes a data recovery component (e.g., circuit) 1710 that recovers data from the received signals based on an appropriately time receive clock generated by a receive clock generator 1712. The receive clock generator 1712 may, in turn, utilize a synchronization and tracking circuit to adjust the frequency and phase of a clock generated by an oscillator circuit 1714 (e.g., a crystal oscillator circuit as discussed herein).
In operation, the received data signal is provided to an amplification and filtering component 1716 that provides the conditioned received data signal to the data recovery component 1710 and the receive clock generator 1712. Thus, the received data signal may comprise the set of input signals 1514 of
The teachings herein may be incorporated into a device employing various components for communicating with at least one other device.
Initially, components involved in sending information from the device 1802 to the device 1804 (e.g., a reverse link) will be treated. A transmit (“TX”) data processor 1808 receives traffic data (e.g., data packets) from a data buffer 1810 or some other suitable component. The transmit data processor 1808 processes (e.g., encodes, interleaves, and symbol maps) each data packet based on a selected coding and modulation scheme, and provides data symbols. In general, a data symbol is a modulation symbol for data, and a pilot symbol is a modulation symbol for a pilot (which is known a priori). A modulator 1812 receives the data symbols, pilot symbols, and possibly signaling for the reverse link, and performs modulation (e.g., OFDM or some other suitable modulation) and/or other processing as specified by the system, and provides a stream of output chips. A transmitter (“TMTR”) 1814 processes (e.g., converts to analog, filters, amplifies, and frequency upconverts) the output chip stream and generates a modulated signal, which is then transmitted from an antenna 1816.
The modulated signals transmitted by the device 1802 (along with signals from other devices in communication with the device 1804) are received by an antenna 1818 of the device 1804. A receiver (“RCVR”) 1820 processes (e.g., conditions and digitizes) the received signal from the antenna 1818 and provides received samples. A demodulator (“DEMOD”) 1822 processes (e.g., demodulates and detects) the received samples and provides detected data symbols, which may be a noisy estimate of the data symbols transmitted to the device 1804 by the other device(s). A receive (“RX”) data processor 1824 processes (e.g., symbol demaps, deinterleaves, and decodes) the detected data symbols and provides decoded data associated with each transmitting device (e.g., device 1802).
Components involved in sending information from the device 1804 to the device 1802 (e.g., a forward link) will be now be treated. At the device 1804, traffic data is processed by a transmit (“TX”) data processor 1826 to generate data symbols. A modulator 1828 receives the data symbols, pilot symbols, and signaling for the forward link, performs modulation (e.g., OFDM or some other suitable modulation) and/or other pertinent processing, and provides an output chip stream, which is further conditioned by a transmitter (“TMTR”) 1830 and transmitted from the antenna 1818. In some implementations signaling for the forward link may include power control commands and other information (e.g., relating to a communication channel) generated by a controller 1832 for all devices (e.g. terminals) transmitting on the reverse link to the device 1804.
At the device 1802, the modulated signal transmitted by the device 1804 is received by the antenna 1816, conditioned and digitized by a receiver (“RCVR”) 1834, and processed by a demodulator (“DEMOD”) 1836 to obtain detected data symbols. A receive (“RX”) data processor 1838 processes the detected data symbols and provides decoded data for the device 1802 and the forward link signaling. A controller 1840 receives power control commands and other information to control data transmission and to control transmit power on the reverse link to the device 1804.
The controllers 1840 and 1832 direct various operations of the device 1802 and the device 1804, respectively. For example, a controller may determine an appropriate filter, reporting information about the filter, and decode information using a filter. Data memories 1842 and 1844 may store program codes and data used by the controllers 1840 and 1832, respectively.
A wireless device may include various components that perform functions based on data that is provided (e.g., transmitted or received) through the use of an output signal (e.g., an oscillating signal) that is generated as taught herein. For example, a wireless headset may include a transducer adapted to provide an audio output based on data that is provided through the use of an output signal. A wireless sensing device may include a sensor adapted to provide data to be transmitted through the use of an output signal. A wireless watch may include a user interface adapted to provide an indication based on data that is provided through the use of an output signal. As an example, a user interface may comprise a display screen, lighting elements (e.g., an LED device), a speaker, a temperature-based indicator, or some other suitable device that provides some form of indication (e.g., visual, audible, vibration-related, temperature-related, and so on) to a user.
A wireless device may communicate via one or more wireless communication links that are based on or otherwise support any suitable wireless communication technology. For example, in some aspects a wireless device may associate with a network. In some aspects the network may comprise a body area network or a personal area network (e.g., an ultra-wideband network). In some aspects the network may comprise a local area network or a wide area network. A wireless device may support or otherwise use one or more of a variety of wireless communication technologies, protocols, or standards such as, for example, CDMA, TDMA, OFDM, OFDMA, WiMAX, and Wi-Fi. Similarly, a wireless device may support or otherwise use one or more of a variety of corresponding modulation or multiplexing schemes. A wireless device may thus include appropriate components (e.g., air interfaces) to establish and communicate via one or more wireless communication links using the above or other wireless communication technologies. For example, a device may comprise a wireless transceiver with associated transmitter and receiver components (e.g., transmitter 108 and receiver 110) that may include various components (e.g., signal generators and signal processors) that facilitate communication over a wireless medium.
In some aspects a wireless device may communicate via an impulse-based wireless communication link. For example, an impulse-based wireless communication link may utilize ultra-wideband pulses that have a relatively short length (e.g., on the order of a few nanoseconds or less) and a relatively wide bandwidth. In some aspects the ultra-wideband pulses may have a fractional bandwidth on the order of approximately 20% or more and/or have a bandwidth on the order of approximately 500 MHz or more.
The teachings herein may be incorporated into (e.g., implemented within or performed by) a variety of apparatuses (e.g., devices). For example, one or more aspects taught herein may be incorporated into a phone (e.g., a cellular phone), a personal data assistant (“PDA”), an entertainment device (e.g., a music or video device), a headset (e.g., headphones, an earpiece, etc.), a microphone, a medical sensing device (e.g., a biometric sensor, a heart rate monitor, a pedometer, an EKG device, etc.), a user I/O device (e.g., a watch, a remote control, a light switch, a keyboard, a mouse, etc.), an environment sensing device (e.g., a tire pressure monitor), a computer, a point-of-sale device, an entertainment device, a hearing aid, a set-top box, or any other suitable device.
These devices may have different power and data requirements. In some aspects, the teachings herein may be adapted for use in low power applications (e.g., through the use of an impulse-based signaling scheme and low duty cycle modes) and may support a variety of data rates including relatively high data rates (e.g., through the use of high-bandwidth pulses).
In some aspects a wireless device may comprise an access device (e.g., a Wi-Fi access point) for a communication system. Such an access device may provide, for example, connectivity to another network (e.g., a wide area network such as the Internet or a cellular network) via a wired or wireless communication link. Accordingly, the access device may enable another device (e.g., a Wi-Fi station) to access the other network or some other functionality. In addition, it should be appreciated that one or both of the devices may be portable or, in some cases, relatively non-portable.
The components described herein may be implemented in a variety of ways. Referring to
The apparatuses 1900-2100 may include one or more modules that may perform one or more of the functions described above with regard to various figures. For example, an ASIC for providing, 1902, 2002, or 2102, may correspond to, for example, an oscillator circuit as discussed herein. An ASIC for comparing, 1904 or 2104, may correspond to, for example, a comparator as discussed herein. An ASIC for generating, 1906, may correspond to, for example, a threshold circuit as discussed herein. An ASIC for storing, 1908 or 2108, may correspond to, for example, a data memory as discussed herein. An ASIC for recovering, 1910, 2008, or 2110, may correspond to, for example, a data recovery circuit as discussed herein. An ASIC for coupling, 2004, may correspond to, for example, a reactive circuit as discussed herein. An ASIC for varying, 2006, may correspond to, for example, a control circuit as discussed herein. An ASIC for causing, 2106, may correspond to, for example, a time and frequency tracking circuit as discussed herein.
As noted above, in some aspects these components may be implemented via appropriate processor components. These processor components may in some aspects be implemented, at least in part, using structure as taught herein. In some aspects a processor may be adapted to implement a portion or all of the functionality of one or more of these components. In some aspects one or more of the components represented by dashed boxes are optional.
As noted above, the apparatuses 1900-2100 may comprise one or more integrated circuits. For example, in some aspects a single integrated circuit may implement the functionality of one or more of the illustrated components, while in other aspects more than one integrated circuit may implement the functionality of one or more of the illustrated components.
In addition, the components and functions represented by
Also, it should be understood that any reference to an element herein using a designation such as “first,” “second,” and so forth does not generally limit the quantity or order of those elements. Rather, these designations are used herein as a convenient method of distinguishing between two or more different elements. Thus, a reference to first and second elements does not mean that only two elements may be employed there or that the first element must precede the second element in some manner. Also, unless stated otherwise a set of elements may comprise one or more elements.
Those of skill in the art would understand that information and signals may be represented using any of a variety of different technologies and techniques. For example, data, instructions, commands, information, signals, bits, symbols, and chips that may be referenced throughout the above description may be represented by voltages, currents, electromagnetic waves, magnetic fields or particles, optical fields or particles, or any combination thereof.
Those of skill would further appreciate that any of the various illustrative logical blocks, modules, processors, means, circuits, and algorithm steps described in connection with the aspects disclosed herein may be implemented as electronic hardware (e.g., a digital implementation, an analog implementation, or a combination of the two, which may be designed using source coding or some other technique), various forms of program or design code incorporating instructions (which may be referred to herein, for convenience, as “software” or a “software module”), or combinations of both. To clearly illustrate this interchangeability of hardware and software, various illustrative components, blocks, modules, circuits, and steps have been described above generally in terms of their functionality. Whether such functionality is implemented as hardware or software depends upon the particular application and design constraints imposed on the overall system. Skilled artisans may implement the described functionality in varying ways for each particular application, but such implementation decisions should not be interpreted as causing a departure from the scope of the present disclosure.
The various illustrative logical blocks, modules, and circuits described in connection with the aspects disclosed herein may be implemented within or performed by an integrated circuit (“IC”), an access terminal, or an access point. The IC may comprise a general purpose processor, a digital signal processor (DSP), an application specific integrated circuit (ASIC), a field programmable gate array (FPGA) or other programmable logic device, discrete gate or transistor logic, discrete hardware components, electrical components, optical components, mechanical components, or any combination thereof designed to perform the functions described herein, and may execute codes or instructions that reside within the IC, outside of the IC, or both. A general purpose processor may be a microprocessor, but in the alternative, the processor may be any conventional processor, controller, microcontroller, or state machine. A processor may also be implemented as a combination of computing devices, e.g., a combination of a DSP and a microprocessor, a plurality of microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration.
It is understood that any specific order or hierarchy of steps in any disclosed process is an example of a sample approach. Based upon design preferences, it is understood that the specific order or hierarchy of steps in the processes may be rearranged while remaining within the scope of the present disclosure. The accompanying method claims present elements of the various steps in a sample order, and are not meant to be limited to the specific order or hierarchy presented.
The steps of a method or algorithm described in connection with the aspects disclosed herein may be embodied directly in hardware, in a software module executed by a processor, or in a combination of the two. A software module (e.g., including executable instructions and related data) and other data may reside in a data memory such as RAM memory, flash memory, ROM memory, EPROM memory, EEPROM memory, registers, a hard disk, a removable disk, a CD-ROM, or any other form of computer-readable storage medium known in the art. A sample storage medium may be coupled to a machine such as, for example, a computer/processor (which may be referred to herein, for convenience, as a “processor”) such the processor can read information (e.g., code) from and write information to the storage medium. A sample storage medium may be integral to the processor. The processor and the storage medium may reside in an ASIC. The ASIC may reside in user equipment. In the alternative, the processor and the storage medium may reside as discrete components in user equipment. Moreover, in some aspects any suitable computer-program product may comprise a computer-readable medium comprising codes (e.g., executable by at least one computer) relating to one or more of the aspects of the disclosure. In some aspects a computer program product may comprise packaging materials.
The previous description of the disclosed aspects is provided to enable any person skilled in the art to make or use the present disclosure. Various modifications to these aspects will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other aspects without departing from the scope of the disclosure. Thus, the present disclosure is not intended to be limited to the aspects shown herein but is to be accorded the widest scope consistent with the principles and novel features disclosed herein.
Number | Name | Date | Kind |
---|---|---|---|
4152675 | Jett, Jr. | May 1979 | A |
5459530 | Andersson et al. | Oct 1995 | A |
5471187 | Hansen et al. | Nov 1995 | A |
5545941 | Soneda et al. | Aug 1996 | A |
5687169 | Fullerton | Nov 1997 | A |
5764696 | Barnes et al. | Jun 1998 | A |
5764698 | Sudharsanan et al. | Jun 1998 | A |
5812081 | Fullerton | Sep 1998 | A |
5832035 | Fullerton | Nov 1998 | A |
5852630 | Langberg et al. | Dec 1998 | A |
5907427 | Scalora et al. | May 1999 | A |
5952956 | Fullerton | Sep 1999 | A |
5960031 | Fullerton et al. | Sep 1999 | A |
5963581 | Fullerton et al. | Oct 1999 | A |
5969663 | Fullerton et al. | Oct 1999 | A |
5995534 | Fullerton et al. | Nov 1999 | A |
6031862 | Fullerton et al. | Feb 2000 | A |
6091374 | Barnes | Jul 2000 | A |
6111536 | Richards et al. | Aug 2000 | A |
6133876 | Fullerton et al. | Oct 2000 | A |
6177903 | Fullerton et al. | Jan 2001 | B1 |
6218979 | Barnes et al. | Apr 2001 | B1 |
6295019 | Richards et al. | Sep 2001 | B1 |
6297773 | Fullerton et al. | Oct 2001 | B1 |
6300903 | Richards et al. | Oct 2001 | B1 |
6304623 | Richards et al. | Oct 2001 | B1 |
6337603 | Kinugasa et al. | Jan 2002 | B1 |
6351652 | Finn et al. | Feb 2002 | B1 |
6354946 | Finn | Mar 2002 | B1 |
6400307 | Fullerton et al. | Jun 2002 | B2 |
6400329 | Barnes | Jun 2002 | B1 |
6421389 | Jett et al. | Jul 2002 | B1 |
6430208 | Fullerton et al. | Aug 2002 | B1 |
6437756 | Schantz | Aug 2002 | B1 |
6462701 | Finn | Oct 2002 | B1 |
6466125 | Richards et al. | Oct 2002 | B1 |
6469628 | Richards et al. | Oct 2002 | B1 |
6483461 | Matheney et al. | Nov 2002 | B1 |
6489893 | Fullerton et al. | Dec 2002 | B1 |
6492904 | Richards | Dec 2002 | B2 |
6492906 | Richards et al. | Dec 2002 | B1 |
6501393 | Richards et al. | Dec 2002 | B1 |
6504483 | Richards et al. | Jan 2003 | B1 |
6512455 | Finn et al. | Jan 2003 | B2 |
6512488 | Schantz | Jan 2003 | B2 |
6519464 | Santhoff et al. | Feb 2003 | B1 |
6529568 | Richards et al. | Mar 2003 | B1 |
6538615 | Schantz | Mar 2003 | B1 |
6539213 | Richards et al. | Mar 2003 | B1 |
6549567 | Fullerton | Apr 2003 | B1 |
6552677 | Barnes et al. | Apr 2003 | B2 |
6556621 | Richards et al. | Apr 2003 | B1 |
6560463 | Santhoff | May 2003 | B1 |
6571089 | Richards et al. | May 2003 | B1 |
6573857 | Fullerton et al. | Jun 2003 | B2 |
6577691 | Richards et al. | Jun 2003 | B2 |
6585597 | Finn | Jul 2003 | B2 |
6593886 | Schantz | Jul 2003 | B2 |
6606051 | Fullerton et al. | Aug 2003 | B1 |
6611234 | Fullerton et al. | Aug 2003 | B2 |
6614384 | Hall et al. | Sep 2003 | B2 |
6621462 | Barnes | Sep 2003 | B2 |
6636566 | Roberts et al. | Oct 2003 | B1 |
6636567 | Roberts et al. | Oct 2003 | B1 |
6636573 | Richards et al. | Oct 2003 | B2 |
6639474 | Asikainen et al. | Oct 2003 | B2 |
6642903 | Schantz | Nov 2003 | B2 |
6661342 | Hall et al. | Dec 2003 | B2 |
6667724 | Barnes et al. | Dec 2003 | B2 |
6670909 | Kim | Dec 2003 | B2 |
6671310 | Richards et al. | Dec 2003 | B1 |
6674396 | Richards et al. | Jan 2004 | B2 |
6677796 | Brethour et al. | Jan 2004 | B2 |
6700538 | Richards | Mar 2004 | B1 |
6710736 | Fullerton et al. | Mar 2004 | B2 |
6717992 | Cowie et al. | Apr 2004 | B2 |
6748040 | Johnson et al. | Jun 2004 | B1 |
6750757 | Gabig, Jr. et al. | Jun 2004 | B1 |
6759948 | Grisham et al. | Jul 2004 | B2 |
6760387 | Langford et al. | Jul 2004 | B2 |
6762712 | Kim | Jul 2004 | B2 |
6763057 | Fullerton et al. | Jul 2004 | B1 |
6763282 | Glenn et al. | Jul 2004 | B2 |
6774846 | Fullerton et al. | Aug 2004 | B2 |
6774859 | Schantz et al. | Aug 2004 | B2 |
6778603 | Fullerton et al. | Aug 2004 | B1 |
6781530 | Moore | Aug 2004 | B2 |
6782048 | Santhoff | Aug 2004 | B2 |
6788730 | Richards et al. | Sep 2004 | B1 |
6810087 | Hoctor et al. | Oct 2004 | B2 |
6822604 | Hall et al. | Nov 2004 | B2 |
6823022 | Fullerton et al. | Nov 2004 | B1 |
6836223 | Moore | Dec 2004 | B2 |
6836226 | Moore | Dec 2004 | B2 |
6845253 | Schantz | Jan 2005 | B1 |
6847675 | Fullerton et al. | Jan 2005 | B2 |
6879878 | Glenn et al. | Apr 2005 | B2 |
6882301 | Fullerton | Apr 2005 | B2 |
6895034 | Nunally et al. | May 2005 | B2 |
6900732 | Richards | May 2005 | B2 |
6906625 | Taylor et al. | Jun 2005 | B1 |
6907244 | Santhoff et al. | Jun 2005 | B2 |
6912240 | Kumar et al. | Jun 2005 | B2 |
6914949 | Richards et al. | Jul 2005 | B2 |
6917284 | Grisham et al. | Jul 2005 | B2 |
6919838 | Santhoff | Jul 2005 | B2 |
6922166 | Richards et al. | Jul 2005 | B2 |
6922177 | Barnes et al. | Jul 2005 | B2 |
6925109 | Richards et al. | Aug 2005 | B2 |
6933882 | Fullerton | Aug 2005 | B2 |
6937639 | Pendergrass et al. | Aug 2005 | B2 |
6937663 | Jett et al. | Aug 2005 | B2 |
6937667 | Fullerton et al. | Aug 2005 | B1 |
6937674 | Santhoff et al. | Aug 2005 | B2 |
6947492 | Santhoff et al. | Sep 2005 | B2 |
6949981 | Natonio et al. | Sep 2005 | B2 |
6950485 | Richards et al. | Sep 2005 | B2 |
6954480 | Richards et al. | Oct 2005 | B2 |
6959031 | Haynes et al. | Oct 2005 | B2 |
6959032 | Richards et al. | Oct 2005 | B1 |
6963727 | Shreve | Nov 2005 | B2 |
6980613 | Krivokapic | Dec 2005 | B2 |
6989751 | Richards | Jan 2006 | B2 |
7015793 | Gabig, Jr. et al. | Mar 2006 | B2 |
7020224 | Krivokapic | Mar 2006 | B2 |
7027425 | Fullerton et al. | Apr 2006 | B1 |
7027483 | Santhoff et al. | Apr 2006 | B2 |
7027493 | Richards | Apr 2006 | B2 |
7030706 | Yao | Apr 2006 | B2 |
7030806 | Fullerton | Apr 2006 | B2 |
7042417 | Santhoff et al. | May 2006 | B2 |
7046187 | Fullerton et al. | May 2006 | B2 |
7046618 | Santhoff et al. | May 2006 | B2 |
7069111 | Glenn et al. | Jun 2006 | B2 |
7075476 | Kim | Jul 2006 | B2 |
7079827 | Richards et al. | Jul 2006 | B2 |
7081789 | Klemmer | Jul 2006 | B2 |
7099367 | Richards et al. | Aug 2006 | B2 |
7099368 | Santhoff et al. | Aug 2006 | B2 |
7129886 | Hall et al. | Oct 2006 | B2 |
7132975 | Fullerton et al. | Nov 2006 | B2 |
7145954 | Pendergrass et al. | Dec 2006 | B1 |
7148791 | Grisham et al. | Dec 2006 | B2 |
7151490 | Richards | Dec 2006 | B2 |
7167525 | Santhoff et al. | Jan 2007 | B2 |
7170408 | Taylor et al. | Jan 2007 | B2 |
7184938 | Lansford et al. | Feb 2007 | B1 |
7187705 | Richmond | Mar 2007 | B1 |
7190722 | Lakkis et al. | Mar 2007 | B2 |
7190729 | Siwiak | Mar 2007 | B2 |
7206334 | Siwiak | Apr 2007 | B2 |
7209724 | Richards et al. | Apr 2007 | B2 |
7230980 | Langford et al. | Jun 2007 | B2 |
7239277 | Fullerton et al. | Jul 2007 | B2 |
RE39759 | Fullerton | Aug 2007 | E |
7256727 | Fullerton et al. | Aug 2007 | B2 |
7271779 | Hertel | Sep 2007 | B2 |
7375597 | Greenberg et al. | May 2008 | B2 |
7446614 | Kawamoto et al. | Nov 2008 | B2 |
7573932 | Kim et al. | Aug 2009 | B2 |
7680236 | Melanson et al. | Mar 2010 | B1 |
7702292 | Philippe | Apr 2010 | B2 |
20020101947 | Sumiyoshi | Aug 2002 | A1 |
20030081538 | Walton et al. | May 2003 | A1 |
20040109520 | Hsu et al. | Jun 2004 | A1 |
20040155718 | Kawashima | Aug 2004 | A1 |
20050140422 | Klemmer | Jun 2005 | A1 |
20050179501 | Natonio et al. | Aug 2005 | A1 |
20060068744 | Maligeorgos et al. | Mar 2006 | A1 |
20060226918 | Belitzer et al. | Oct 2006 | A1 |
20060261873 | Kawamoto et al. | Nov 2006 | A1 |
20070024379 | Greenberg et al. | Feb 2007 | A1 |
20070177704 | McEwan | Aug 2007 | A1 |
20070255971 | Brooks et al. | Nov 2007 | A1 |
20080116941 | Ekbal et al. | May 2008 | A1 |
20090072873 | Denier | Mar 2009 | A1 |
20090074407 | Hornbuckle et al. | Mar 2009 | A1 |
Number | Date | Country |
---|---|---|
0404230 | Dec 1990 | EP |
2007450 | May 1979 | GB |
2268647 | Jan 1994 | GB |
Number | Date | Country | |
---|---|---|---|
20090079486 A1 | Mar 2009 | US |