Claims
- 1. A transistor circuit comprising a first insulated-gate field effect transistor having a gate supplied with an input signal voltage; a second insulated-gate field effect transistor having a gate supplied with a reference voltage; a first circuit of a flip-flop type including first and second input/output terminals, first and second common nodes, a third insulated-gate field effect transistor having a source-drain path connected between said first input/output terminal and said first common node and a gate connected to said second input/output terminal, a fourth insulated-gate field effect transistor having a source-drain path connected between said second input/output terminal and said first common node and a gate connected to said first input/output terminal, a fifth insulated-gate field effect transistor having a source-drain path connected between said first input/output terminal and said second common node, and a sixth insulated field effect transistor having a source-drain path connected between said second input/output terminal and said second common node; a second circuit including first and second input terminals, first and second output terminals, third and fourth common nodes, a seventh insulated-gate field effect transistor having a source-drain path connected between said first output terminal and said third common node and a gate connected to said first input terminal, an eighth insulated-gate field effect transistor having a source-drain path connected between said second output terminal and said third common node and a gate connected to said second input terminal, a ninth insulated-gate field effected transistor having a source-drain path connected between said first output terminal and said fourth common node, a tenth insulated-gate field effect transistor having a source-drain path connected between said second output terminal and said fourth common node, means for connecting said first and second input terminals to said first and second input/output terminals of said first circuit, respectively, and means for connecting said first and second output terminals to gates of said sixth and fifth transistors, respectively; an eleventh insulated-gate field effect transistor having a gate connected to said second output terminal of said second circuit; a twelfth insulated-gate field effect transistor having a gate connected to said first output terminal of said second circuit; a reference terminal; means for connecting said source-drain paths of said first and eleventh transistors in series between said second input/output terminal of said first circuit and said reference terminal; and means for connecting said source-drain paths of said second and twelfth transistors in series between said first input/output terminal of said first circuit and said reference terminal.
- 2. The transistor circuit as claimed in claim 1, wherein said first and third common nodes are connected to said reference terminal, said second common node being supplied with an activating signal, said fourth common node being connected to a power supply terminal, and gates of said ninth and tenth transistors being supplied with a precharge signal before said activating signal.
- 3. The circuit as claimed in claim 1, wherein said eleventh transistor is connected between said second input/output terminal and said first transistor and said twelfth transistor is connected between said first input/output terminal and said second transistor.
- 4. The circuit as claimed in claim 1, wherein said eleventh transistor is connected between said first transistor and said reference terminal and said twelfth transistor is connected between said second transistor and said reference terminal.
- 5. The circuit as claimed in claim 1, wherein said first transistor is connected between said second input/output terminal and a circuit node and said second transistor is connected between said first input/output terminal and said circuit node, said eleventh and twelfth transistors being connected in series between said circuit node and said reference terminal.
- 6. A transistor circuit comprising a first input terminal supplied with an input signal voltage, a second input terminal supplied with a reference voltage, a first inverter having input and output terminals, a second inverter having input and output terminals connected respectively to said output and input terminals of said first inverter, a reference terminal, a first means coupled between said input terminal of said first inverter and said reference terminal and having a control terminal connected to said first input terminal for providing thereacross a first impedance representative of an amplitude of said input signal voltage, second means coupled between said input terminal of said second inverter and said reference terminal and having a control terminal connected to said second input terminal for providing thereacross a second impedance representative of an amplitude of said reference voltage, a third inverter having an input terminal, which is connected to said input terminal of said first inverter, and an output terminal, a fourth inverter having an input terminal, which is connected to said input terminal of said second inverter, and an output terminal, a first gate connected in series with said first means between said input terminal of said first inverter and said reference terminal and having a control terminal connected to said output terminal of said third inverter, a second gate connected in series with said second means between said input terminal of said second inverter and said reference terminal and having a control terminal connected to said output terminal of said fourth inverter, and third means coupled to said input terminals of said first and second inverters for producing an output signal having a first level when said first impedance is larger than said second impedance and a second level when said first impedance is smaller than said second impedance.
- 7. The circuit as claimed in claim 6, wherein each of said first and second means and said first and second gates is composed of a transistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
60-148639 |
Jul 1985 |
JPX |
|
Parent Case Info
This application is a continuation-in-part of application Ser. No. 882,563 filed July 7, 1986, now U.S. Pat. No. 4,785,206.
US Referenced Citations (6)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
882563 |
Jul 1986 |
|