This application is based upon and claims the benefit of priority from prior Japanese Patent Application No. 2004-107337, filed Mar. 31, 2004, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to a signal output device which outputs a waveform signal for controlling a control object device, particularly to the signal output device which can decrease a component mounting area of a mounting substrate when the signal output device is connected to the control object device mounted on the mounting substrate.
2. Description of the Related Art
The signal output device which outputs a waveform output signal for driving an electrostatic actuator is well known (for example, see Jpn. Pat. Appln. KOKAI Publication No. 08-140367).
In wiring pattern design of the substrate which connects the signal output device for outputting plural waveform output signals and the control object device controlled by plural waveform inputs, an optimum arrangement is determined in consideration of many constraints such as mechanical interference with other devices, electrical interference such as EMI, the component mounting area, an arrangement of other mounting components, and a pin layout of each mounting component.
In the above signal output device, there are problems described below. It is not always possible that the ideal arrangement is realized between the pin arrangements of the signal output device and the control object device.
In order to solve the pin arrangement problem, it is thought that the arrangement of output pins is mechanically changed in the control IC. However, there is the problem that development cost is increased, because it is necessary to produce a chip (package) again.
In the wiring pattern design of the substrate which connects the signal output device and the control object device, an object of the invention is to decrease the development cost while the wiring length can be shortened or the component mounting area can be decreased.
In order to solve the above-described problem and achieve the object, according to embodiments of the present invention, there is provided a signal output device comprising: a signal output device comprising: a timing waveform generation device which outputs each signal from a plurality of output terminals; and an output port exchange device which is connected to the timing waveform generation device, the output port exchange device having output ports which output the signals inputted from the timing waveform generation device, the output port exchange device performing conversion of a correspondence relationship between the output terminals and the output ports based on a predetermined exchange rule.
Further, according to embodiments of the present invention, there is provided a signal output device comprising: a substrate; a timing waveform generation device which is provided on the substrate, the timing waveform generation device outputting each signal from a plurality of output terminals; an output port exchange device which is provided on the substrate and is connected to the timing waveform generation device, the output port exchange device having output ports which output the signals inputted from the timing waveform generation device, the output port exchange device performing conversion of a correspondence relationship between the output terminals and the output ports based on a predetermined exchange rule; an element mounting unit which is provided on the substrate, the element mounting unit having a electric conduction portion which is used for connection to a control object element controlled by the output of the timing waveform generation device; and a wiring pattern which connects the output ports and the element mounting unit.
Further, according to embodiments of the present invention, there is provided a signal output device comprising: a timing waveform generation device which is provided on a first substrate and which outputs a signal from each of a plurality of output terminals; an output port exchange device which is provided on a second substrate and is connected to the timing waveform generation device, the output port exchange device having output ports which output the signals inputted from the timing waveform generation device, the output port exchange device performing conversion of a correspondence relationship between the output terminals and the output ports based on a predetermined exchange rule; an element mounting unit which is provided on the first substrate or the second substrate, the element mounting unit having a electric conduction portion which is used for connection to a control object element controlled by the output of the timing waveform generation device; and a wiring pattern which connects the output ports and the element mounting unit.
According to embodiments of the present invention, in the wiring pattern design of the substrate which connects the signal output device and the control object device, the development cost can be reduced while the wiring length can be shortened or the component mounting area can be decreased.
As shown in
The control unit 21 includes a register 21a. The register 21a includes registers 21b-21d. The control unit 21 outputs waveform time register data D1, waveform data register data D2, and output port exchange data.
The waveform time register data D1 and the waveform data register data D2 are inputted to the timing waveform generation device 22, and the output port exchange data D3 is inputted to the output port exchange device 23. Output data of the output port exchange device 23 is formed in a 12-bit data string, and each bit outputs Low or High voltage. The voltage is about 2.5V in the High state, and the High voltage is sufficiently small relative to the drive voltage of the electrostatic actuator 30. For example, the drive voltage of the electrostatic actuator 30 is 100V. The voltage boost device is the device which generates the drive voltage of the electrostatic actuator 30 and is connected to the switching circuit. When each bit of the output port exchange device 23 is in the High state, the switching circuit outputs the drive voltage. The output of the switching circuit becomes the output to the electrostatic actuator 30.
The timing waveform generation device 22 outputs a time-series timing waveform along values of the waveform time register and the waveform data register, and the timing waveform is inputted to the output port exchange device 23. The output port exchange device 23 exchanges output terminals based on an exchange rule determined by the output port exchange data D3 as mentioned later, and a predetermined waveform is outputted. Since the details of the timing waveform generation device 22 is disclosed in U.S. Patent appln. Ser. No. 10/950,449, the detailed description will not be repeated here.
As shown in
As shown in
As shown in
Substrate electrode pads 41a to 41h are formed in the substrate 40. The substrate electrode pads 41a to 41h are connected to output terminals 24a to 24h in the output port exchange device 23 of the control circuit 20 through wiring 42.
The control circuit 20 configured as above drives the electrostatic actuator 30 as follows. The control unit 21 outputs the waveform time register data D1, the waveform data register data D2, and the output port exchange data D3. The waveform time register data D1 and the waveform data register data D2 is inputted to the timing waveform generation device 22. The timing waveform generation device 22 outputs the time-series timing waveform along the values of the waveform time register and the waveform data register, and the timing waveform is inputted to the output port exchange device 23. The output data is formed in the 12-bit data string which can be stored in the register, and each bit is related to each of the 12-channel output port.
The output port exchange device 23 exchanges the output terminals based on the exchange rule determined by the output port exchange data D3, and the predetermined waveform is outputted. The output port exchange data D3 is the value stored in the register, and a bit shift amount concerning each output port is stored. The output port exchange device 23 receives the bit shift amount concerning each output port from the output port exchange data D3 to perform a shift operation to each bit of the data. Finally the output port exchange device 23 performs an OR operation of all the bits. The operation result becomes the output of the output port exchange device 23.
For example, RI_WAVE_OUT_PIN_CH0 assigns RI_WAVE_PTN[0] for which bit of MDE_OUT. Similarly RI_WAVE_OUT_PIN_CH11 assigns RI_WAVE_PTN[11]. Specifically the assignments are performed as follows.
In the case where the assignments are performed in the above manner, the output port becomes 0xC69 when the input to the output port exchange device 23 is 0xCCC. The lower-order eight bits are connected to channels a to h respectively.
According to the control circuit 20 configured as above, in the output data outputted from the timing waveform generation device 22, the output position can be changed by the output port exchange device 23. Therefore, the layout of the wiring 42 on the substrate 40 can be designed so that the component mounting area is decreased, which contributes to the miniaturization. It is not necessary that the control circuit 20 is improved, so that the development cost can also be reduced.
It is possible that the output port exchange data D3 is inputted from the outside, or it is possible that the output port exchange data D3 is previously stored in a memory in the output port exchange device 23. The output port exchange data D3 stored in the memory is determine in advance.
Not only are the output terminals exchanged based on one kind of output port exchange data D3, but the plural pieces of output port exchange data D3 stored in the memory in the output port exchange device 23 may be used by the switching. It is also possible that the output port exchange data D3 is used by switching the data to the data newly inputted externally. Further, it is possible that the pieces of output port exchange data D3 are changed while the control circuit 20 is in action. According to the above configuration, when the pieces of output port exchange data D3 are changed at an arbitrary time, the output ports can immediately be changed. Therefore, the complicated output port management such as the dynamic output port change can be performed.
Among pieces of data outputted from the timing waveform generation device 22, the value of the voltage boost ratio register data is inputted to the voltage boost device 71. The voltage boost device 71 generates the drive voltage according to the voltage boost ratio register data. For example, in the case where the output voltage of the timing waveform generation device 22 is 2.5V in the High state while the voltage boost ratio register data is 10, the voltage boost device 71 generates 25V as the drive voltage of the electrostatic actuator. The drive voltage is provided to the electrostatic actuator by the switching device 72.
The control circuit 70 according to the second embodiment of the invention enables the output port exchange data D3, the waveform data register data D2, and the voltage boost ratio register data in the time series manner only during an interval specified by the waveform time register data D1. Therefore, a voltage boost ratio and output port exchange data D3 can be changed in time series. Thus, in the control circuit 70, while the assignment of the output port can be changed in time series by the output port exchange device 23, the voltage boost ratio can be changed in time series by the voltage boost device 71. Therefore, more complicated port management can be realized.
The wiring is outputted from each port of the control circuit. The wiring layout can be done at the shortest path without causing interference. In the control circuit, the mounting can be performed with a single-layer substrate only by seeing the wiring of the actuator.
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
2004-107337 | Mar 2004 | JP | national |