The present invention relates to an apparatus and method for processing signals. The present invention may be used, for example, to determine the position of two relatively movable members from signals received from a position encoder used to determine their relative positions, wherein the positional information is encoded within the amplitude of a number of carrier signals output from the position encoder.
Many types of non-contact linear and rotary position encoders have been proposed for generating signals indicative of the position of two relatively movable members. Typically, one of the members carries one or more sense coils and the other carries one or more magnetic field generators. The magnetic field generators and the sense coils are arranged such that the amount of magnetic coupling between the magnetic field generators and the sense coils varies as a function of the relative position of the two members.
In some of these non-contact position encoders, the sense windings and the magnetic field generators are designed to try and make the output signal vary linearly with the relative position between the two members, since this reduces complexity of the signal processing required to determine the positional information. However, it is difficult to design a system which is exactly linear and they are usually relatively sensitive to variations in the gap between the sense coils and the magnetic field generators. The applicant's earlier International Patent Application WO95/31696 discloses several examples of similar non-contact position encoders in which the output signal from each sense coil varies sinusoidally as a function of the relative position of the two movable members. However, in order to derive the positional information, complex processing of the received signals is required. In particular, where two phase-quadrature sense coils are used, the signal from each is demodulated and a ratiometric arc-tangent calculated in order to obtain the positional information. Although the ratiometric arc-tangent calculation reduces the system's sensitivity to variations in the gap between the two relatively movable members, it requires complex processing calculations which are usually performed by a microprocessor under software control. Further, the above-mentioned arc-tangent calculation has to be performed each time a position measurement is required in order to generate an output signal. This prevents instant and continuous monitoring of position.
An aim of the present invention is to provide an alternative method and apparatus for processing signals which vary sinusoidally with the relative position between the two relatively movable members.
According to one aspect the present invention provides processing circuitry for processing signals received from a position encoder used to determine the relative position between two relatively movable members in which the received signals are combined with an intermediate frequency signal having a phase which depends upon the phase of the received signal.
According to another aspect, the present invention provides a processing apparatus for processing a number of signals received from a position encoder used to encode the relative positions of a number of relatively movable members, wherein each of the received signals varies in a similar manner with said relative position but having differing phases, the apparatus comprising: means for combining each of the received signals with a respective one of a corresponding number of the periodically varying signals, each varying in a similar manner but with a different predetermined phase; and means for adding the combined signals to provide an output signal, and wherein the predetermined phases of said periodically varying signals are determined so that said output signal from said adding means contains a single periodically varying component whose phase varies with said relative position.
According to another aspect, the present invention provides a method of processing a number of signals received from a position encoder used to encode the relative positions of a number of relatively movable members, wherein each of the received signals varies in a similar manner with said relative position, but out of phase with respect to each other, the method comprising the steps of: combining each of the received signals with a respective one of a corresponding number of periodically varying signals, each varying in a similar manner but with a different predetermined phase; and adding the combined signals to provide an output signal, and wherein the predetermined phases of the periodically varying signals are determined so that the output signal contains a single periodically varying component whose phase varies with said relative position.
The present invention also provides a position detector comprising a number of sensing circuits, each extending over a measurement path and being offset from each other; generator means, being mounted for relative movement over the measurement path, for generating a signal in each of the sensing circuits which varies as a function of the relative position between said generating means and the sensing circuit, whereby, the phase of each of said generated signals is different due to the offset between each of said sensor circuits over said measurement path; means for combining each of the received signals with a respective one of a corresponding number of periodically varying signals, each varying in a similar manner but with a different predetermined phase; and means for adding the signals from the combining means to provide an output signal; wherein said predetermined phases of said periodically varying signals are determined so that said output signal from said adding means contains a single periodic component whose phase varies with the relative position between said generator means and said sensing circuit.
According to another aspect, the present invention provides an apparatus and method for processing a plurality of signals which vary sinusoidally with the value of a variable and out of phase with respect to each other, the apparatus comprising: means for multiplying each of the signals with a respective one of a corresponding plurality of periodic time varying signals, each having the same period and a different phase and combining the signals from the multiplying means to provide an output signal; wherein (1) the phases of said periodic time varying signals are determined so that the output signal from the combining means comprises a single periodic component having said predetermined period whose phase varies with the value of said variable; and (2) each of the periodic time varying signals comprises a signal having a discrete number of levels and a number of transitions between the levels within each period which are arranged within the period so as to reduce the energy content in at least the third harmonic component of the digital signal. By multiplying the input signals in this way, the requirement imposed on the remaining components of the processing circuitry can be relaxed. In particular, low pass filters to remove the higher order harmonics do not have to have a sharp cut off response and hence can be made using simpler filter technology.
According to another aspect, the present invention provides an apparatus and method for processing a plurality of input signals which vary sinusoidally with the value of a variable and out of phase with respect to each other, the apparatus comprising means for multiplying each of the input signals with a respective one of a corresponding plurality of periodic time varying signals each having the same period and different phase; means for combining the signals from the multiplying means to provide an output signal; wherein the predetermined phase of the periodic signals are determined so that the output signal from the combining means contains a single periodic component having the predetermined period whose phase varies with the value of said variable; a comparator for comparing said output signal with a reference voltage to generate a square wave signal which varies with the value of said variable; a first circuit responsive to the leading edge of the square wave signal output by the comparator to generate a first signal having a value which varies with the phase of the output signal from the combining means and hence with the value of the variable; a second circuit responsive to the trailing edge of the square wave signal to generate a second signal which varies with the phase of the output signal from the first combining means and hence with the value of the variable over one period of the sinusoidal variation; and second means for combining the first and second output signal values from the first and second circuits to provide a combined output signal having a value which varies with the value of the variable. By providing different circuits which are responsive to the different edges of the square wave signal output by the comparator and by combining the signals from these circuits, errors caused by an offset voltage in the comparator can be reduced.
According to a further aspect, the present invention provides an apparatus and method for processing a plurality of signals each of which vary sinusoidally with the value of a variable and out of phase with respect to each other, the apparatus comprising: means for multiplying each of the signals with a respective one of a corresponding plurality of periodic time varying signals, each having the same predetermined period and a different predetermined phase; first means for combining the signals from the multiplying means to provide an output signal; wherein said predetermined phases of said periodic time varying signals are determined so that the output signal from the first combining means contains a single periodic component having the predetermined period whose phase varies with the variable; first processing circuitry for processing the output signal from the first combining means to generate an output signal having a value which varies with the phase of the output signal from the combining means and hence with the value of the variable; second processing circuitry for processing a periodic time varying signal having said predetermined period to generate an output signal having a value which varies with the phase of the periodic time varying signal which is processed; and second combining means for combining the output signal from the first and second processing circuitry to provide a combined output signal having a value which varies with the value of the variable. By providing first and second processing circuitry and combining the output from the circuitry in this way, common phase errors in both processing circuitry can be removed.
The processing circuitry can be used to process the signals from a position encoder having a number of spaced sense coils. In this case, the sense coils are preferably evenly spaced over the measurement path and the predetermined phases of the periodically varying signals are made equal in magnitude to the phase of the signals from the corresponding sensing circuit, since these can be easily calculated in advance.
Exemplary embodiments of the invention will now be described with reference to the accompanying drawings, in which:
a is a schematic representation of excitation and processing circuitry for determining the angular position of the rotatable shaft;
b is a plot illustrating the way in which an output from the processing circuitry shown in
a is a circuit diagram illustrating in more detail the form of an excitation driver which forms part of the excitation and processing circuitry shown in
b is a timing diagram illustrating the form of a first drive signal applied to the excitation drive circuit shown in
c is a timing diagram illustrating the form of a second drive signal applied to the excitation drive circuit shown at
a is a timing diagram illustrating the form of a second component of the mixing signal applied to a first one of the three mixing circuits shown in FIG. 5a;
b is a timing diagram illustrating the form of a second component of the mixing signal applied to a second one of the three mixer circuits shown in
c is a timing diagram illustrating the form of a second component of the mixing signal applied to the third mixing circuit shown in
a is a timing diagram illustrating the form of a signal induced in one of the sense coils shown in
b is a timing diagram illustrating the form of a signal induced in the other sense coil shown in
a is a timing diagram illustrating the form of the output signal from a first one of the mixing circuits shown in
b is a timing diagram illustrating the form of the output signal from a second one of the mixing circuits shown in
c is a timing diagram illustrating the form of the output signal from the third mixing circuit shown in
a is a timing diagram illustrating the form of the signal output by a first adder forming part of the processing circuitry shown in
b is a timing diagram illustrating the form of the signal output from a second adder forming part of the processing circuitry shown in
a is a timing diagram illustrating the form of a filtered signal obtained by low pass filtering the signal shown in
b is a timing diagram illustrating the form of a filtered signal obtained by low pass filtering the signal shown in
a is a timing diagram illustrating the form of an output signal from a first comparator forming part of the processing circuitry shown in
b is a timing diagram illustrating the form of an output signal from a second comparator forming part of the processing circuitry shown in
a is a timing diagram illustrating the form of a first reference signal generated by a digital waveform generator forming part of the processing circuitry shown in
b is a timing diagram illustrating the form of a second reference signal generated by the digital waveform generator shown in
a is a timing diagram illustrating the form of an output signal from a first latch forming part of the processing circuitry shown in
b is a timing diagram illustrating the form of an output signal from a second latch forming part of the processing circuitry shown in
c is a timing diagram illustrating the form of an output signal from a third latch forming part of the processing circuitry shown in
d is a timing diagram illustrating the form of an output signal from a fourth latch forming part of the processing circuitry shown in
a is a timing diagram illustrating the form of a signal induced in one of the sense coils shown in
b is a timing diagram illustrating the form of a signal induced in the other sense coil shown in
a is a timing diagram illustrating the form of the output signal from a first one of the mixing circuits shown in
b is a timing diagram illustrating the form of the output signal from a second one of the mixing circuits shown in
c is a timing diagram illustrating the form of the output signal from the third mixing circuit shown in
a is a timing diagram illustrating the form of the signal output by the first adder shown in
b is a timing diagram illustrating the form of the signal output from the second adder shown in
a is a timing diagram illustrating the form of a filtered signal obtained by low pass filtering the signal shown in
b is a timing diagram illustrating the form of a filtered signal obtained by low pass filtering the signal shown in
a is a timing diagram illustrating the form of the output signal from the first comparator shown in
b is a timing diagram illustrating the form of the output signal from the second comparator shown in
a is a timing diagram illustrating the form of the reference signal shown in
b is a timing diagram illustrating the form of the second reference signal shown in
a is a timing diagram illustrating the form of an output signal from the first latch shown in
b is a timing diagram illustrating the form of an output signal from the second latch shown in
c is a timing diagram illustrating the form of an output signal from the third latch shown in
d is a timing diagram illustrating the form of an output signal from the fourth latch shown in
a is a timing diagram illustrating the form of a signal induced in one of the sense coils shown in
b is a timing diagram illustrating the form of a signal induced in the other sense coil shown in
a is a timing diagram illustrating the form of the output signal from the first mixing circuit shown in
b is a timing diagram illustrating the form of the output signal from the second mixing circuit shown in
c is a timing diagram illustrating the form of the output signal from the third mixing circuit shown in
a is a timing diagram illustrating the form of the signal output by the first adder shown in
b is a timing diagram illustrating the form of the signal output from the second adder shown in
a is a timing diagram illustrating the form of a filtered signal obtained by low pass filtering the signal shown in
b is a timing diagram illustrating the form of a filtered signal obtained by low pass filtering the signal shown in
a is a timing diagram illustrating the form of an output signal from the first comparator shown in
b is a timing diagram illustrating the form of an output signal from the second comparator shown in
a is a timing diagram illustrating the form of the first reference signal shown in
b is a timing diagram illustrating the form of the second reference signal shown in
a is a timing diagram illustrating the form of an output signal from the first latch shown in
b is a timing diagram illustrating the form of an output signal from the second latch shown in
c is a timing diagram illustrating the form of an output signal from the third latch shown in
d is a timing diagram illustrating the form of an output signal from the fourth latch shown in
a is a timing diagram illustrating the effect of an offset voltage in the comparator used to convert the signal shown in
b is a timing diagram illustrating the form of the filtered signal obtained by low pass filtering the signal shown in
a is a timing diagram illustrating the form of an output signal from the first comparator having an offset voltage, obtained by comparing the signals shown in
b is a timing diagram illustrating the form of an output signal from a comparator having an offset voltage, obtained by comparing the signals shown in
a is a timing diagram illustrating the form of the first reference signal shown in
b is a timing diagram illustrating the second reference signal shown in
a is a timing diagram illustrating the form of an output signal from the first latch shown in
b is a timing diagram illustrating the form of the output signal from the second latch shown in
c is a timing diagram illustrating the form of the output signal from the third latch shown in
d is a timing diagram illustrating the form of the output signal from the fourth latch shown in FIG. 5a, when the signal shown in
a is a schematic representation of excitation and processing circuitry for determining the relative position of two relatively movable members from a position encoder which employs four sense coils;
b is a schematic diagram of a fault detection circuit which can detect a fault in the position encoder from the output signals generated by the processing circuitry shown in
a is a schematic view of three sense coils formed on a printed circuit board which forms part of the position encoder shown in
b shows a top layer of printed conductors forming part of the printed circuit board shown in
c shows the bottom layer of printed conductors forming part of the printed circuit board shown in
a illustrates the way in which one of the output signals from the processing circuitry shown in
b illustrates the way in which the duty ratio of the output signal shown in
c illustrates the way in which the ratio of an output voltage from the processing circuitry shown in
a shows a circuit diagram of a part of the excitation circuitry schematically shown in
b shows a circuit diagram of the rest of the excitation circuitry schematically shown in
c shows a circuit diagram of part of the processing circuitry schematically shown in
d shows a circuit diagram of the rest of the processing circuitry schematically shown in FIG. 55.
In this embodiment, two periodic sense coils are used which extend circumferentially around the circuit board 15. Each sense coil comprises three periods of windings and the sense coils are circumferentially staggered by 30° in the direction of rotation of the rotatable shaft 1.
The principle of operation of the position encoder formed by the sense coils 21 and 23, the excitation coil 25 and the resonant circuit 31 will now be briefly described. A more detailed explanation of the manufacture of and the principle of operation for this position encoder and similar position encoders can be found in the applicant's earlier International Patent Application WO95/31696, the content of which is hereby incorporated by reference.
In operation, an oscillating excitation current is applied to the excitation coil 25 for energising the resonant circuit 31. In response, the resonant circuit 31 generates a magnetic field which induces a respective Electro-Motive Force (EMF) in each of the sense coils 21 and 23, the amplitude of which varies sinusoidally with the relative position between the resonant circuit 31 and the respective sense coil. Preferably, the fundamental frequency of the excitation current applied to the excitation coil 25 corresponds with the resonant frequency of the resonant circuit 31, since this provides the maximum signal output.
a schematically illustrates excitation and processing circuitry embodying one aspect of the present invention, which is used to excite the excitation coil 25 and to process the signals induced in the sense coils 21 and 23. The excitation circuitry comprises the crystal oscillator 53, the digital waveform generator 51 and the excitation driver 55. In operation, the crystal oscillator generates a clock signal which is applied to the digital waveform generator 51 which uses this clock signal to generate drive signals which are amplified and applied to the excitation winding 25 by the excitation driver 55. As described above, applying an excitation signal to the excitation coil 25 causes the resonant circuit 31 to resonate which in turn induces signals in the sense coils 21 and 23, the peak amplitudes of which depend upon the position of the rotatable shaft 1.
In this embodiment, the signals induced in the sensor coils are combined in two different ways to generate two signals whose phases vary with the positional information. These two signals are then processed in different channels (formed by the low pass filters 73 and 75, the comparators 77 and 79 and the latch circuits 81, 83 and 85, 87) to generate four pulse width modulated signals whose duty ratios vary with the positional information. The pulse width modulated signals are then combined in the adder 89 in such a way as to remove common offsets caused by phase drifts in each of the channels and to remove errors caused by voltage offsets in the comparators. The output from the adder 89 is then passed through a potential divider 91, which allows for the dynamic range of the output signal level and any offset to be set for the particular application, and then a low pass filter 93 which averages the combined signal to generate a DC voltage whose value directly depends upon the angular position of the rotatable shaft 1. As those skilled in the art will appreciate, as the shaft 1 rotates, this output signal automatically increases or decreases, depending upon the direction of rotation, thereby allowing continuous monitoring of the shaft position.
The excitation and processing circuitry shown in FIG. 5a will now be described in more detail.
The digital waveform generator 51 receives an oscillating clock signal (having, in this embodiment, a frequency of 8 MHz) from the crystal oscillator 53 and uses this clock signal to generate two square wave drive signals TXA and TXB. These drive signals are input to the excitation driver 55 where they are amplified and applied differentially across the ends of the excitation coil 25 shown in FIG. 2.
The voltage applied to the excitation coil 25 causes a current to flow therein which in-turn generates an excitation magnetic field in the vicinity of the resonant circuit 31. This excitation magnetic field causes the resonant circuit 31 to resonate and to generate its own magnetic field which induces an EMF in each of the sense coils 21 and 23. As a result of the spatial patterning of the sense coils 21 and 23 and the resonator coil 33 (as shown in FIGS. 2 and 3), the induced EMF's will vary as the rotatable shaft 1 rotates. In particular the peak amplitude of the EMF induced in each sense coil 21 and 23 will vary sinusoidally with the rotation angle (φ) of the resonant circuit 31 (and hence of the rotatable shaft 1). Therefore, the EMF's induced in the sense coils 21 and 23 will include the following components respectively:
EMF21=A0 COS [θ] COS [2πF0t]
where F0 is the frequency of the excitation signal (which is 2 MHz in this embodiment), A0 is the coupling coefficient between the resonant circuit 31 and the sensor coils 21 and 23 (which depends upon the separation between each of the sensor coils 21, 23 and the resonant circuit 31 among other things) and
where λ is the repeat angle, ie. the angle over which one period of each sense coil extends (which in this embodiment equals 120°), and φ is the rotation angle of the resonant circuit 31 (and hence of the rotatable shaft 1). There is an additional phase term, in this embodiment π/2, in the amplitude component of EMF23. This is due to the circumferential offset between the sense coils 21 and 23 (the signal induced in sense coil 21 acting as the reference phase). These phase terms of the induced signals will be referred to hereinafter as the sense signal phase.
The EMFs induced in the sense coils 21 and 23 are input to respective mixers 57 and 59, where they are multiplied with mixing signals 63 and 65 respectively. In this embodiment, each of the mixing signals 63 and 65 is generated by the digital waveform generator 51 and comprises two periodically time varying components. The first component is shown in FIG. 7 and is a square wave corresponding to the square wave voltage applied to the excitation coil 25, but having a 90° offset to compensate for a phase change which occurs due to the resonator 31. The second component is a symmetrical oscillating voltage, with a fundamental frequency (FIF) less than that of the excitation signal, the phase of which varies depending on which of the mixers 57 and 59 it is applied to. (In particular, the phase of the intermediate signal applied to each mixer depends upon the above mentioned sense signal phase of the input signal with which it will be mixed.) The first component effectively demodulates the amplitude modulated EMF induced in the corresponding sense coil and the second component re-modulates it to an intermediate frequency FIF. In this embodiment FIF=3.90625 KHz and is generated by dividing the 8 MHz clock signal generated by the crystal oscillator by 211.
The second component of mixing signal 63 is shown in
As those who are familiar with Fourier analysis of signals will appreciate, a periodic symmetrical oscillating signal, such as the signals shown in
Performing this multiplication and rearranging the terms (ignoring the high frequency odd harmonics and the signal at twice the frequency of the excitation signal) results in the following expressions for the outputs M57 and M59 of the mixers 57 and 59:
These signals are then added together in the adder 69 to give:
Therefore the output signal from the adder 69 includes a single sinusoid at the intermediate frequency whose phase leads the phase of the reference intermediate frequency signal by an amount (θ) which varies in dependence on the angular position (φ) of the rotatable shaft 1. As those skilled in the art will appreciate, the other intermediate frequency components cancel due to the particular choice of the phase of each of the intermediate frequency mixing signals.
As mentioned above, the signals received from the sense coils 21 and 23 are mixed with different mixing signals and combined to generate two signals whose phase varies with the positional information. VOUT1 is one of those signals. The other signal is obtained by mixing the signal induced in sense coil 23 with the mixing signal 67 in mixer 61 and by adding the output from mixer 61 with the output from mixer 57 in adder 71. Like mixing signals 63 and 65, mixing signal 67 also comprises a first component corresponding to the drive signal for demodulating the received signal and a second component at the intermediate frequency for remodulating the signal.
Performing this multiplication and rearranging the terms (ignoring the high frequency odd harmonics and the signal at twice the frequency of the excitation signal) results in the following expression for the output of the mixer 61:
Adding this signal to the signal output from the mixer 57 in the adder 71 gives:
The output signal from adder 71 thus includes a single sinusoid at the intermediate frequency whose phase lags the phase of the reference intermediate frequency signal by an amount (θ) which varies with the angular position (φ) of the rotatable shaft 1. As those skilled in the art will appreciate, the other intermediate frequency components cancel due to the particular choice of the phase of each of the intermediate frequency mixing signals.
Therefore, as can be seen from a comparison of equations 5 and 8, the two signals VOUT1 and VOUT2 are both intermediate frequency signals whose phases vary in opposite directions with the angular position of the shaft 1.
As mentioned above, the output from each of the adders 69 and 71 will also contain high frequency odd harmonic components of the intermediate frequency. This is because the second components of the mixing signals 63 and 65 are not perfect sine waves because they would be difficult to implement and would be impractical in a simple low-cost circuit. Low pass filters 73 and 75 are therefore needed to filter out these harmonic components from the signals output from adders 69 and 71. In this embodiment, the second signal components shown in
The sinusoidally varying signals output from the low pass filters 73 and 75 are then converted into corresponding square wave signals by comparing them with ground (zero volts) in the comparators 77 and 79 respectively. The latches 81, 83, 85 and 87 are then used to convert the outputs of the comparators 77 and 79 into pulse-width modulated signals whose duty ratios vary monotonically with the angular position (φ) of the rotatable shaft 1 through 120°. In this embodiment, this is achieved by comparing the output from each comparator 77 and 79 with two reference signals which also repeat at the intermediate frequency FIF.
More specifically, the output signal from comparator 77 is applied to the set input of latches 81 and 83 and reference signals 82 and 84, which are generated by the waveform generator 51, are input to the reset inputs of the latches 81 and 83. In this embodiment, the set input of latch 81 is sensitive to the trailing edge of the output signal from comparator 77 and the reset input is sensitive to the leading edge of the reference signal 82. Similarly, the set input of latch 83 is sensitive to the leading edge of the output signal from comparator 77 and the reset input is sensitive to the leading edge of the reference signal 84. In this way, the output from latch 81 will be a pulse-width modulated signal whose duty ratio is dependent upon the time delay between the leading edge of the reset signal 82 and the trailing edge of the square wave output by the comparator 77 and the output of latch 83 will be a pulse-width modulated signal whose duty ratio is dependent upon the time delay between the leading edge of the reset signal 84 and the leading edge of the square wave output by the comparator 77. In a similar manner, the output from the comparator 79 is applied to latches 85 and 87, where it is compared with reference signals 86 and 88 generated by the waveform generator 51. As with the latches 81 and 83, latches 85 and 87 are arranged so that latch 85 outputs a pulse-width modulated signal whose duty ratio is dependent upon the time delay between the leading edge of the reference signal 86 and the trailing edge of the square wave output by the comparator 79 and so that the latch 87 outputs a pulse-width modulated signal whose duty ratio is dependent upon the time delay between the leading edge of the reference signal 88 and the leading edge of the square wave output by the comparator 79.
The inverted output ({overscore (Q)}) from the latches 81 and 83 and the non-inverting output (Q) from latches 85 and 87 are input to the adder 89 where the four pulse width modulated signals are added together. In this way, the output from latch 81 is added to the output from latch 83 and this signal is subtracted from the sum of the output from latch 85 and the output from latch 87. As will be described in more detail below, the adding of these signals in this way removes any common phase offset generated in the two processing channels and removes any errors which may be caused by a voltage offset in one or both of the comparators 77 and/or 79.
Correction for errors caused by comparator offset is achieved by passing the output from the comparator into two latches, one which is triggered upon the falling edge of the signal output by the comparator and one which is triggered by the leading edge of the signal output by the comparator, and by adding the outputs from the two latches together. In this way, if there is an offset in the comparator, then the duty ratio of the signal output by one latch will increase and the duty ratio of the signal output by the other latch will decrease by a similar amount. Therefore, adding the output signals from the two latches results in a signal having the same average duty ratio. However, this correction will only work if the comparator offset does not cause the leading or trailing edge to be moved into an adjacent intermediate frequency period. Therefore, errors would arise, in this embodiment at sensor angles of around 90° and −30°, since at these locations the trailing or leading edges might end up in the wrong IF period.
Correcting for common phase offsets in the two channels is achieved by subtracting the signals from each channel. As those skilled in the art will appreciate, subtracting signals from the channels will remove the common offsets but will not remove the position information since, in this embodiment, the positional phase variations in the two channels have opposite polarity. Therefore, when the signals from the two channels are subtracted, the position phase variations in each channel add together. However, as those skilled in the art will appreciate, the dual-channel approach of this embodiment will not take into account phase errors which are not common to each channel, but these errors can be minimised by careful matching of the components in each channel.
The signal output by the adder 89 is then passed through a potential divider 91 which can be configured for the required output voltage variation and offset. The signal output by the potential divider is then filtered by a low pass filter 93 to generate an output voltage (A_OUT) which equals the average value of the signal output by the potential divider 91. In this embodiment, this output signal A_OUT varies linearly between 0 and 5 volts and repeats every 120° of rotation of the rotatable shaft 1. As shown in
The system described above typically achieves linearity of better than +/−0.1%, even when measured with varying input signal levels from 800 mV r.m.s down to 100 mV r.m.s, i.e. a dynamic range of 8:1.
The operation of the above embodiment will now be illustrated with reference to the signal diagrams shown in
φ=30°
a and 9b show the form of the signals induced in the sense coils 21 and 23 respectively, when φ=30°. As shown there is no signal induced in sense coil 21 since, as shown in
a shows the output from the mixer 57. Since there is no signal induced in sense coil 21, the output from mixer 57 is also zero.
As mentioned above, the output from the mixers 57 and 59 are added together in the adder 69.
As mentioned above, the square wave signal shown in
In a similar manner, the square, wave signal output by comparator 79, which is shown in
φ=45°
a and 17b show the form of the signals induced in the sense coils 21 and 23 when the rotatable shaft is at an angle corresponding to φ=45°. As shown and as can be confirmed with reference to
a shows the form of the signal output by the mixer 57 when the signal shown in
These filtered signals are then converted into the corresponding square wave signals shown in
φ=100°
a and 25b show the signals induced in the sense coils 21 and 23 respectively, when the rotatable shaft 1 is at a position corresponding to φ=100°. As shown in
The signal shown in
The signals shown in
These filtered signals are then converted into corresponding square wave signals by comparing them with ground in the comparators 77 and 79. The square wave signals output by the comparators 77 and 79 are then input to the latches 81, 83, 85 and 87 together with the reference signals shown in
Therefore, as those skilled in the art will appreciate, as the angular position of the rotatable shaft 1 is changed, the output voltage (A_OUT) linearly varies with the angular position.
In order to illustrate the effect of an offset in one of the comparators, a description will now be given with reference to
Therefore, as can be seen from a comparison of
As those skilled in the art will appreciate, the above embodiment has a number of advantages over the processing electronics described in the applicant's earlier international application WO95/31696. These include:
As those skilled in the art will appreciate, whilst each of these advantageous features has been described in a single embodiment, they could be implemented alone or in any combination. For example, the embodiment described above could be modified so that there is only a single channel, with compensation for comparator offset and with an intermediate frequency signal formed by a square wave. Alternatively, the comparator compensation can be omitted and a dual channel design may be provided which also uses a square wave intermediate frequency mixing signal.
A second embodiment will now be described with reference to
In this second embodiment, the components which are identical to those used in the first embodiment are given the same reference numerals. It can therefore be seen with a comparison with
A more detailed description of the circuit components which form part of the processing circuitry shown in
The counter 135 is clocked by the 4 MHz system clock and outputs a digital number which is incremented once per system clock. The least significant bit of this digital number (which is charging at 2 MHz) is fed to the input of the latch 133, which latches this signal to produce inverted and non-inverted outputs which form the drive signals TXA and TXB at the correct phase, which are supplied to the excitation driver 55. The digital number output by the counter 135 is also supplied to the input of the EPROM 137. The digital number is used to address memory locations within the EPROM 137. In response, the EPROM 137 outputs the values of the reference signals which are applied to the latches 81, 83, 85 and 87 and the mixing signals which are applied to mixers 57 and 59 in the current clock cycle. However, before being output from the digital waveform generator 113, these signals are passed through a latch 139 so as to synchronise any transitions which may occur within the control signals at the current clock cycle.
As shown in
As in the first embodiment, reference signal 82 is the same as reference signal 88 and reference signals 84 and 86 are the same. Therefore, RESET P and RESET S are the same and RESET Q and RESET R are the same. These reference signals are shown in
The mixing circuit 57 is operable to mix the signal received from the sense coil 21 with the intermediate frequency signal shown in
In order that the control signals achieve the proper mixing of the input signal with the signals shown in
In this truth table, MIXIF shows the three possible states of the intermediate frequency mixing signal shown in FIG. 40 and MIXDMOD shows the two possible states of the demodulating component shown in FIG. 42. In the truth table, the states of this demodulating components are represented as 0 and 1. In practice, the demodulating signal has values +1 and −1.
The logic values of the mixing control signals shown in the “outputs” column are generated by considering what the output signal should be at the output of the mixer given the mixing inputs and using Table 1, identifying what the mixing control signals should be. For example, when MIXIF is 1 and when MIXDMOD is 0 (representing −1), then the output from the mixer should be the inverse of the input to the mixer. Therefore, referring to Table 1 above, the mixing control signals (DMIX_SIN_A and DMIX_SIN_B) should be 0 and 1 respectively.
A similar truth table is used to generate the control signals (DMIX_COS_A and DMIX_COS_B) which control the switches 59-1 and 59-2 in mixer 59. The control signals generated for the mixing signals shown in
As shown in
The output 92 from the potential divider 91 is applied to the input of the low pass filter 93, which is shown in more detail in FIG. 48. The function of the low pass filter shown in
In the embodiments described above, the signals from two sense coils are processed to provide an indication of the angular position of a rotatable shaft 1. As those skilled in the art will appreciate, the processing circuitry described above can be used to determine the position of two members which move linearly with respect to each other. Additionally, the processing circuitry can also be modified to cope with signals from any number of sense coils. This will be illustrated for a system which employs three sense coils. The excitation and processing circuitry employed in this embodiment is shown in FIG. 49. In
In this embodiment, the sense coils are evenly spaced over the measurement direction and the signals from the three sense coils are electrically separated from each other by 60°. The EMFs induced in the three sense coils can, therefore, be represented by the following equations:
As shown, there is an additional phase term of π/3 in the amplitude component of EMF2 and 2π/3 in the amplitude component of EMF3, due to spatial offsets between the three sense coils.
As in the previously described embodiments, the signals from the sense coils are input into respective mixers where they are demodulated and remodulated at the intermediate frequency. In particular, the signals from the three sense coils are input into respective ones of the mixers 151a, 151b and 151c and the phase of the intermediate frequency component applied to each of the mixers 151a, 151b and 151c is chosen such that, when the outputs of the mixers 151a, 151b and 151c are added together in the adder 153, the output of the adder circuit 153 is a signal whose fundamental frequency is at the intermediate frequency and whose phase leads the phase of the reference intermediate frequency signal by an amount (θ) which depends upon the relative position of the two movable members. Additionally, in this embodiment, the signals input to the mixers 151b and 151c are also input to respective ones of the mixers 151d and 151e and the phase of the intermediate frequency applied to mixers 151d and 151e is chosen such that, when the outputs of the mixers 151a, 151d and 151e are added together in the adder 155, the output of the adder circuit 155 is a signal whose fundamental frequency is at the intermediate frequency and whose phase lags the phase of the reference intermediate frequency signal by an amount (θ) which depends upon the relative position of the two movable members.
As those skilled in the art will realise, the subsequent processing of the signals output from the adders 153 and 155 can proceed in an identical manner to that described for the previously-described embodiments and will not be described further.
As mentioned above, the processing circuitry can be adapted to process the signals from any number of sense coils. Additionally, as those skilled in the art will appreciate, it is not necessary for the coils to be evenly spaced over the measurement path. Further still, a different weighting could be applied to the signals output from the different mixers.
In the general case when there are n sense coils spaced over the measurement path, and where a weighting is applied to the output of each mixer, then the output of the low pass filter after the mixed signals have been added together will have the following general form:
Where wi is the weighting applied to the output signal from mixer i; φi is the phase of the intermediate frequency component applied to mixer i and ψi is the above-mentioned sense signal phase of the signal received from sense coil i. As those skilled in the art will appreciate, there are many different values of wi, φi and ψi which will result in VOUT reducing to a single sinusoidal component which varies with the relative position of the two relatively movable members. When the weights (wi) are the same, and when the n sense coils are evenly spaced over the measurement path, the following values of φi and ψi will result in VOUT reducing to a signal sinusoid whose phase lags the phase of the reference intermediate frequency signal by an amount which is dependent on the relative position (θ) of the two relatively movable members:
and the following values of φi and ψi will result in VOUT reducing to a signal sinusoid whose phase leads the phase of the reference intermediate frequency signal by an amount (θ) which is dependent on relative position (θ) of the two relatively movable members:
As has been mentioned previously, by incorporating two channels and processing a first signal whose phase leads the phase of a reference signal by an amount θ (there θ is dependent on the relative position of the relatively movable members) in one of the channels and processing a second signal whose phase leads the phase of the reference signal by the same amount θ, and subtracting the outputs of the two channels, any errors caused by common phase shifts in the components of each channel cancel out. However, as those skilled in the art will appreciate the signal processed in the second channel need not include the position-dependent component θ, but instead could simply be a reference signal at the intermediate frequency with a fixed phase. However, this embodiment is not preferred because, it is less symmetrical and has lower performance.
A fourth embodiment of the processing and excitation circuitry which can monitor the signals from the position encoder and identify if there is a fault will now be described with reference to
As shown in
As those skilled in the art will appreciate, the operation of this embodiment is similar to the operation of the first embodiment, in that if there is an offset in one of the comparators, then this will be compensated for due to the action of the two latches associated with the corresponding channel. Similarly, if there is any common phase error due to, for example, the low pass filter or the comparator, then this common phase shift will be cancelled when the non-inverting signals output by latches 239 and 241 are added to the inverting output from latches 207 and 209 in adder 211 or added to the inverting output of latches 219 and 231 in adder 233.
The signal output from each of the adders 211 and 233 are then fed through a respective potential divider 245 and 247 and a respective low pass filter 249 and 251. In this embodiment, the reference signals which are applied to the two latches in each channel and the two potential dividers are arranged so that under normal operating conditions, the output signal (A_OUT1) obtained from the signals induced in sense coils 21 and 23 is nominally the same as the output signal (A_OUT2) obtained by processing the signals induced in sense coils 22 and 24. Therefore, by monitoring the difference between the two output voltages from the low pass filters 249 and 251, the system can automatically detect if there is an error, either with the position encoder or with the processing circuitry, and by adding the two output voltages an averaged position can be determined.
b illustrates one form of the monitoring circuitry which could be employed for this purpose. As shown, in this embodiment, the two output voltages from the low pass filters 249 and 251 are input to a subtracting circuit 261 which calculates the difference between them. This difference is then input to a comparator circuit 263 where it is compared with a reference voltage VREF (which in this embodiment is zero volts) which is the expected value the difference should be. If the comparator circuit 263 determines that the difference is not equal to the reference voltage VREF (plus or minus some tolerance), then it outputs a signal 265 indicating that there is a fault somewhere in the system.
In the above embodiment, the outputs from the comparators were passed through latch circuits to generate pulse width modulated signals. In an alternative embodiment, the leading and trailing edges of the signals output from the comparators 205, 237 and 217 could be used to latch the output of a counter register at the point in the intermediate frequency period where the corresponding edge transition occurred, thus generating six register values representing the phase of each edge of each of the three square wave signals output by the comparators. Digital circuitry, such as a micro-controller or hard wired digital logic could then read the values of these registers and perform the required sum and difference calculations to determine the position information and the fault information.
In the above embodiment, two channels were employed which processed position bearing signals and a third channel fed with a reference signal, was used for removing the common channel offsets which may be introduced into the calculations by, for example, temperature drift of components in the low pass filters Instead of using three channels in this way, the position bearing signals from the two channels can be subtracted to give the position information and added to give the fault detection signal. However, such an embodiment is not preferred, since it is less accurate because any common phase errors in the two channels are added together in the fault detection signal.
In the above embodiments, a three level intermediate frequency mixing signal was multiplied with the signals induced in the sense coils. As described above, the particular shape of the mixing signal was designed in order to reduce the energy in the low order harmonics of the intermediate frequency (FIF) in the mixing signal.
In the above embodiments, a three level intermediate frequency signal was mixed with the signals received from the sense coils. A similar reduction in the low order harmonics can also be achieved by multiplying the signals received from the sense coils with a two level intermediate frequency signal which also has a number of transitions which are designed to reduce the contribution to the signal made by the low order harmonics. An example of such a two level intermediate frequency signal is shown in FIG. 52.
Another, simpler, embodiment of one aspect of the present invention will now be described. In this embodiment, the processing circuitry processes signals from the three periodic sense coils shown in FIG. 53. The rest of the position encoder shown in
In this embodiment, as shown in
b and 53c illustrate the way in which the sense coils 321, 323 and 325 and the excitation coil 333 shown in
In operation, an AC excitation current is applied to the excitation coil 333 for energising the resonant circuit 31 shown in FIG. 3. In response, the resonant circuit 31 generates a magnetic field which induces an Electro-Motive Force (EMF) in each of the sense coils 321, 323 and 325, the amplitude of which varies sinusoidally with the relative position between the resonator and the sense coil. Preferably, the fundamental frequency of the excitation current applied to the excitation coil 333 corresponds with the resonant frequency of the resonant circuit 31, since this provides the maximum signal output.
As mentioned above, the energisation of the excitation coil energises the resonant circuit 31, which in turn generates a magnetic field which induces an EMF in each of the sense coils. The EMF's induced in the sense coils 321, 323 and 325 will include the components defined in equation 9 above.
The induced EMF's are applied to mixers 371, 373 and 375 respectively, where they are multiplied with signals 381, 383 and 385 respectively. Each of the mixing signals 381, 383 and 385 comprises two periodic time varying components. In this embodiment the first component (V1) is a squarewave corresponding to the squarewave voltage applied to the excitation coil 333 but having a 90° offset to compensate for the phase change due to the resonator 31. In this embodiment, the second component (V2) is also a squarewave signal but has a lower fundamental frequency FIF (e.g. 10.417 KHz) and, in this embodiment, a phase the same as the above mentioned sense signal phase from the corresponding sense coil 321, 323 or 325. The first component effectively demodulates the amplitude modulated EMF induced in the corresponding sense coil and the second component re-modulates it to an intermediate frequency FIF.
The advantage of using squarewave signals for mixing with the incoming signal from the corresponding sense coil is that the digital waveform generator 361 can multiply these two signals together by simply performing an exclusive-or (XOR) function on the two squarewave components. This is because the high level of the squarewave signal represents positive one and the low level represents negative one. This can be easily verified by considering the truth table of an XOR gate. Additionally, by using squarewave mixing signals, the mixers 371, 373 and 375 can be implemented using an analog CMOS IC switch.
The signals output by the mixers 371, 373 and 375 are then added together in the adder 393 to give:
Therefore the output signal from the adder 393 includes a single sinusoid at the intermediate frequency whose phase varies with the angular position of the rotatable shaft. As those skilled in the art will appreciate, the other intermediate frequency components cancel due to the particular choice of the phase of each of the intermediate frequency mixing signals. The output VOUT from the adder will also contain high frequency odd harmonic components, but these are removed by the low pass filter 395. The single intermediate frequency component in VOUT is then supplied to the comparator 397, where it is converted into a corresponding squarewave by comparing it with a reference voltage VREF.
In order to measure the phase of this single intermediate component, the squarewave signal output by the comparator 397 is applied to the reset input (R) of a set-reset latch 399. The set input (S) of the latch 399 receives a squarewave signal 3100 generated by the digital waveform generator 361. In this embodiment, the squarewave signal 3100 has the same fundamental frequency FIF and phase as the second mixing component V2 applied to mixer 371. The squarewave signal 3100 may be passed through a low pass filter corresponding to low pass filter 395 and then compared with the reference voltage VREF prior to being applied to the set input of the latch 399. This reduces the effect of offset errors caused by temperature drift of the electronic components, since both signals applied to the input of the latch 399 will have been processed by similar electronics.
a shows the resulting Q output signal 3101 from the latch 399. As shown, output signal 3101 is a periodic squarewave signal having a period (TIF) the same as the second mixing components V2 applied to the mixers 371, 373 and 375 and a duty ratio which varies linearly with the angular position (φ) of the rotatable shaft 1.
b illustrates the way in which the duty ratio of the output signal 101 (V101) varies with the rotation angle of the rotatable shaft. As shown, the duty ratio varies in a sawtooth manner, repeating every 120° of rotation of the rotatable shaft 1.
In this embodiment the output signal 3101 from the latch 399 is also applied to the input of a low pass filter 3103 which removes all the time varying components to leave an output signal 3105 representing the amount of DC signal present in the output signal 3101. As shown in
a-57d illustrate a circuit diagram of the excitation and processing circuitry 360 schematically shown in FIG. 55. In particular,
c is a circuit diagram showing part of the processing circuitry shown in FIG. 55. As shown, the ends of the twisted wire pairs 327, 329 and 331 are connected to the input of a triple change over CMOS switch which forms the mixers 371, 373 and 375. The CMOS switch also receives signals 381, 383 and 385 output from the digital waveform generator 361 shown in
d shows a circuit diagram of the rest of the processing circuitry shown in FIG. 55. In particular,
In the second embodiment described above, the EPROM 137 stored the values of the reference signals and the reset signals for a whole period of the intermediate frequency. This is not essential for all signals. In particular, as can be seen from
In the first embodiment, two drive signals TXA and TXB were applied differentially across the ends of the excitation coil 25. In an alternative embodiment, one end of the excitation coil 25 could be grounded and one of the drive signals TXA or TXB could be applied to the other end. However, differential drive is preferred, since power supply ripple current is lower and the circuit is better balanced, resulting in better EMC performance.
In the first embodiment, the reference signal 82 was the same as reference signal 88 and reference signal 84 was the same as reference signal 86. This is not essential. Indeed, the positions of the peaks in these reference signals may be varied in order to vary the angular position of the shaft 1 which will correspond to an output voltage of 0 volts. The relative positions of the peaks in these reference signals within an intermediate frequency period are set by the phases of the intermediate frequency filters 73 and 75 and the output offset required (e.g. what value φ takes at what phase width modulation output ratio, and hence output voltage). The reference signals shown in
As those skilled in the art will appreciate, the excitation and processing circuitry described above can be implemented in a single application specific integrated device. In this case, the low pass filter used to output the output voltage A_OUT and the intermediate frequency filters may be implemented using switched capacitor filter techniques. Such an application specific integrated circuit solution would lead to significant reduction in cost if the processing circuitry is mass produced. The dual channel technique described above (to remove common phase errors from the channels) would be of particular benefit in such an embodiment, since it is easier to match two components using semiconductors than it is to guarantee absolute stability of an individual component.
In the above embodiments, a crystal oscillator has been used to generate the system clock signal. Such a crystal oscillator has the advantage of high frequency stability The frequency stability requirement is governed mainly by the need to match the excitation frequency to the resonant frequency of the resonator. This would not be the case if a conductive screen based sensor device were used, where the frequency stability may be relaxed considerably. Additionally, since the low pass filters have frequency dependent phase errors, a crystal oscillator is generally required. However, if the dual channel approach which removes common phase errors is employed, then a less expensive oscillator such as a ceramic or RC oscillator can be used.
In applications, where a digital output signal is required, such as in machine tool applications, the processing circuits described above can be modified by using the leading and trailing edges of the signals output from the comparator 77 and 79 to latch the output of a counter register at the point in the intermediate frequency frame where the corresponding edge transition occurred, thus generating four registers representing the phase of each edge of each of the two square wave signals output by the comparators 77 and 79. A digital circuit such as a micro-controller or hard wired digital logic can then read the values of the registers and perform the required sum and difference calculations where were previously performed with analogue electronics, in order to determine the position of the two relatively movable members. For high resolution, a phase counter with a large number of bits and a high frequency clock would be used. The use of a micro-controller means that the position output can be continuous at the transitions between one period and another, so that a high quality incremental system with multiple periods can be formed. The micro-controller may process the spatial phase information from the received signals in order to determine position as is known in the art. Additionally, where more than one set of quadrature windings having different periods are provided over the measurement path, the micro-controller can perform a Vernier-type calculation to determine absolute position of the two relatively movable members.
Although the embodiments described above use a non-contact inductive position encoder, as those skilled in the art will appreciate, the above processing circuitry can be used to process signals from a position encoder which uses capacitive coupling or to process the signals from a position encoder which has direct contact between the two relatively movable members. Indeed, the processing circuitry described above can be used to process the signals from any system which employs amplitude modulated signals with the information being sinusoidally modulated onto the amplitude of the carrier signal. The processing circuitry can be used, for example, to process signals from optical apparatuses, resolvers, microwave systems and potentiometers. In some of these applications, DC signals may be input to the mixers, in which case the demodulation component of the mixing signal wall be omitted.
In the above embodiments, the pulse width modulated signals output by the latches were added together and filtered to generate an output DC voltage whose value monotonically varies with the angular position of the rotatable shaft. This is not essential. Some applications may use the combined pulse width modulated signal output from the adder 89 or the potential divider 91.
Number | Date | Country | Kind |
---|---|---|---|
9613673 | Jun 1996 | GB | national |
9727356 | Dec 1997 | GB | national |
This is a divisional of our commonly assigned application Ser. No. 09/220,354 filed Dec. 24, 1998 now U.S. Pat. No. 6,788,221 which is, in turn, a continuation-in-part of PCT/GB97/01762 filed Jun. 30, 1997.
Number | Name | Date | Kind |
---|---|---|---|
2887783 | Childa | Jan 1959 | A |
3482242 | Hargrove | Dec 1969 | A |
3812481 | Stednitz | May 1974 | A |
3905356 | Kraus | Jul 1976 | A |
4014015 | Gundlach | Mar 1977 | A |
4095060 | Burr et al. | Jan 1978 | A |
4094572 | Burr et al. | Jun 1978 | A |
4097664 | Burr | Jun 1978 | A |
4150352 | Pomella et al. | Apr 1979 | A |
4255617 | Carau, Sr. et al. | Mar 1981 | A |
4423286 | Bergeron | Dec 1983 | A |
4425511 | Borsh | Jan 1984 | A |
4482784 | Whetstone | Nov 1984 | A |
4504832 | Conte | Mar 1985 | A |
4507638 | Brosh | Mar 1985 | A |
4532376 | Rockwell | Jul 1985 | A |
4577057 | Blesser | Mar 1986 | A |
4609776 | Murakami et al. | Sep 1986 | A |
4642321 | Bohoenberg et al. | Feb 1987 | A |
4693778 | Swiggett et al. | Sep 1987 | A |
4697144 | Howbrook | Sep 1987 | A |
4697244 | Murakami et al. | Sep 1987 | A |
4704501 | Taguchi et al. | Nov 1987 | A |
4709209 | Murakami et al. | Nov 1987 | A |
4711028 | Swiggett et al. | Dec 1987 | A |
4711977 | Miyamori et al. | Dec 1987 | A |
4723446 | Saito et al. | Feb 1988 | A |
4734546 | Landmeier | Mar 1988 | A |
4737698 | McMullin et al. | Apr 1988 | A |
4786865 | Yamanami et al. | Nov 1988 | A |
4820961 | McMullin | Apr 1989 | A |
4848496 | Murakami et al. | Jul 1989 | A |
4868443 | Rossi | Sep 1989 | A |
4878553 | Yamanami et al. | Nov 1989 | A |
4891590 | Hammel et al. | Jan 1990 | A |
4893077 | Auchterlonie | Jan 1990 | A |
4902858 | Yamanami et al. | Feb 1990 | A |
4963703 | Phillips et al. | Oct 1990 | A |
5815091 | Dames | Oct 1990 | A |
4975546 | Craig | Dec 1990 | A |
4985691 | Pulyer et al. | Jan 1991 | A |
4999461 | Murakami et al. | Mar 1991 | A |
5013047 | Schwab | May 1991 | A |
5028745 | Yamanami et al. | Jul 1991 | A |
5041785 | Bogaerts et al. | Aug 1991 | A |
5062286 | Ryan et al. | Jan 1992 | A |
5060928 | Chan | Feb 1992 | A |
5136125 | Russell | Aug 1992 | A |
5187389 | Schalk | Jan 1993 | A |
5406155 | Persson | Apr 1995 | A |
5486731 | Masaki et al. | Jan 1996 | A |
4223300 | Wiklund | Apr 1997 | A |
5619431 | Oda | Apr 1997 | A |
5625239 | Persson et al. | Apr 1997 | A |
5646496 | Woodland et al. | Jul 1997 | A |
3772587 | Ferrand et al. | Nov 1997 | A |
5693993 | Ito et al. | Dec 1997 | A |
5748110 | Sekizawa et al. | May 1998 | A |
5783940 | Kolomeitsev | Jul 1998 | A |
4583246 | Vierti et al. | Jun 2000 | A |
6124708 | Dames | Sep 2000 | A |
6522128 | Ely et al. | Feb 2003 | B1 |
6534970 | Ely et al. | Mar 2003 | B1 |
Number | Date | Country |
---|---|---|
1134848 | Aug 1962 | DE |
3500121 | Jul 1986 | DE |
3620412 | Dec 1987 | DE |
0159191 | Oct 1985 | EP |
0182085 | May 1986 | EP |
0182085 | May 1986 | EP |
0209513 | Jun 1986 | EP |
0218745 | Apr 1987 | EP |
0772148 | Jun 1987 | EP |
0313048 | Apr 1989 | EP |
0710380 | May 1990 | EP |
0537468 | Apr 1993 | EP |
0552001 | Jul 1993 | EP |
0554900 | Aug 1993 | EP |
0607694 | Jul 1994 | EP |
0680009 | Nov 1996 | EP |
0743508 | Nov 1996 | EP |
1325017 | Mar 1962 | FR |
2298082 | Aug 1976 | FR |
2682760 | Apr 1993 | FR |
851543 | Oct 1960 | GB |
1122763 | Aug 1968 | GB |
2012431 | Jul 1979 | GB |
2021273 | Nov 1979 | GB |
2042183 | Sep 1980 | GB |
2059593 | Apr 1981 | GB |
2064125 | Jun 1981 | GB |
2074736 | Nov 1981 | GB |
2103943 | Mar 1983 | GB |
02-248816 | Oct 1990 | JP |
9714935 | Apr 1947 | WO |
WO 9212401 | Jul 1992 | WO |
WO 9425829 | Nov 1994 | WO |
WO 9603188 | Feb 1996 | WO |
WO 9800921 | Jan 1998 | WO |
Number | Date | Country | |
---|---|---|---|
20030020642 A1 | Jan 2003 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09220354 | Dec 1998 | US |
Child | 10160236 | US |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/GB97/01762 | Jun 1997 | US |
Child | 09220354 | US |