Institute of Electrical and Electronics Engineers; Winzker M. et al; “Architecture and Memory Requirements for Stand-alone and Hierarchical MPEG2 HDTV-Decoders with Synchronous Drams”; International Symposium on Circuits and Systems (ISCAS); vol. 1, pp. 609-612. |
Institute of Electrical and Electronics Engineers; Matsumura T. et al.; “A Chip Set Architecture for Programmable Real-Time MPEG2 Video Encoder”, Proceedings of the Custom Integrated Circuits Conference,; NR. Conf. 17, pp. 393-396. |
Institute of Electrical and Electronics Engineers; Fujiwara a. et al.; “A 200 MHz 16 Mbit Synchronous DRAM with Block Access Mode” 1994 Symposium on VLSI Circuits. Digest of Technical Paper, Proceedings of 1994 IEEE Symposium on VLSI Circuits, 1994, pp. 79-80. |
Kizaki Y. et al.; 4-/16-Mbit Synchronous Dram for High-Speed Image Processing:; Hitachi Review; vol. 43, No. 5, Oct. 1, 1994, pp. 217-220. |
Jones F.; “A New Era of Fast Dynamic Rams”; IEEE Spectrum, vol. 29, No. 10, Oct. 1, 1992, pp. 43-45, 48-49. |
Schmidt R.L.; “a Memory Control Chip for Formatting Data into Blocks Suitable for Video Coding Applications”; IEEE Transactions on Circuits and Systems; vol. 36, No. 10, Oct. 1, 1989, pp. 1275-1280. |