Claims
- 1. A signal processing circuit for a solid state image sensor, the signal processing circuit including a charge detection circuit for outputting a signal output from the image sensor, a first inverting amplifier receiving said signal output, a source follower receiving an output of said first inverting amplifier, a second inverting amplifier receiving an output of said source follower, a switching means connected between an output of said second inverting amplifier and an input of said source follower to construct a feedback type clamp circuit, said second inverting amplifier including a source-grounded first MOS transistor having a gate connected to receive said output of said source follower, an operating voltage being set to be not smaller than a threshold of said first MOS transistor but smaller than an intermediate voltage of an operating voltage range of said second inverting amplifier.
- 2. A signal processing circuit claimed in claim 1
- wherein said charge detection circuit includes a reset transistor having a gate receiving a reset pulse and a drain connected to a voltage supply voltage and a charge detection capacitor connected to a source of said reset transistor, said signal output being outputted from a connection node between said reset transistor and said charge detection capacitor,
- wherein said source follower includes a second MOS transistor having a gate connected to receive said output of said first inverting amplifier and a drain connected to said voltage supply voltage, a source of said second MOS transistor being connected to ground through a first active load and also connected to said gate of said first MOS transistor, a drain of said first MOS transistor being connected to said voltage supply voltage through a third MOS transistor having a gate connected to a clamp voltage, and
- wherein said switching means includes a fourth MOS transistor connected between said gate of said second MOS transistor and said drain of said first MOS transistor, a gate of said fourth MOS transistor being connected to receive a clamp pulse which is generated after said reset pulse disappears.
- 3. A signal processing circuit claimed in claim 2 wherein said first inverting amplifier includes a source-grounded fifth MOS transistor having a gate connected to receive said signal output, and a drain connected through a second active load to said voltage supply voltage and also connected through a capacitor to said gate of said second MOS transistor.
- 4. A signal processing circuit claimed in claim 1
- wherein said charge detection circuit includes a reset transistor having a gate receiving a reset pulse and a drain connected to a voltage supply voltage and a charge detection capacitor connected to a source of said reset transistor, said signal output being outputted from a connection node between said reset transistor and said charge detection capacitor,
- wherein said source follower includes a second MOS transistor having a gate connected to receive said output of said first inverting amplifier and a drain connected to said voltage supply voltage, a source of said second MOS transistor being connected to ground through a third MOS transistor having a gate connected to a clamp voltage, said source of said second MOS transistor being also connected to said gate of said first MOS transistor, a drain of said first MOS transistor being connected to said voltage supply voltage through a first active load, and
- wherein said switching means includes a fourth MOS transistor connected between said gate of said second MOS transistor and said drain of said first MOS transistor, a gate of said fourth MOS transistor being connected to receive a clamp pulse which is generated after said reset pulse disappears.
- 5. A signal processing circuit claimed in claim 4 wherein said first inverting amplifier includes a source-grounded fifth MOS transistor having a gate connected to receive said signal output, and a drain connected through a second active load to said voltage supply voltage and also connected through a capacitor to said gate of said second MOS transistor.
- 6. A signal processing circuit for a solid state image sensor, including a charge detection circuit for outputting a signal output from the image sensor, a first inverting amplifier receiving said signal output, and a second inverting amplifier having a source-grounded MOS transistor having a gate connected to receive an output of said first inverting amplifier, a threshold of the MOS transistor being set to be the same as a black reference voltage in the input signal applied to said MOS transistor, so that a reset noise included in said signal output from said image sensor is removed.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-308243 |
Dec 1993 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/354,829, filed Dec. 8, 1994, now U.S. Pat. No. 5,539,457.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5600451 |
Maki |
Feb 1997 |
|
5729285 |
Petersin et al. |
Mar 1998 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
354829 |
Dec 1994 |
|