Claims
- 1. A signal reproducing circuit comprising:
- first and second power supply lines having different potentials;
- a magneto-resistive effect head having one end thereof coupled to the first power supply line, for reproducing data recorded on a magnetic recording medium in a read operation;
- a first constant current source coupled between another end of the magneto-resistive effect head and the second power supply line, for supplying the magneto-resistive effect head with a sense current in the read operation;
- first and second transistors having collectors thereof coupled to the first power supply line, respectively, and responsive to voltage signals obtained from the one end and the another end of the magnetoresistive effect head, respectively;
- second and third constant current sources coupled between each emitter of the first and the second transistors and the second power supply line, respectively, for supplying the first and the second transistors with a first predetermined constant current, respectively, in the read operation;
- a capacitor connected between the emitter of the first transistor and the emitter of the second transistor;
- fourth and fifth constant current sources between each emitter of the first and the second transistors respectively and the second power supply line for increasing the emitter currents of the first and the second transistors to a second predetermined constant current during a predetermined period in a transition from a write state to a read state; and
- a timer circuit which starts its operation when a read/write control signal is changed in level in the transition from the write state to the read state and which controls the fourth and the fifth constant current sources to be brought to an ON state during the predetermined period.
- 2. The signal reproducing circuit according to claim 1, wherein said timer circuit comprises a delay circuit responsive to said read/write control signal, and a logic gate responsive to an output signal of the delay circuit and said read/write control signal, the logic gate outputting a control signal for the fourth and the fifth constant current sources.
- 3. The signal reproducing circuit according to claim 2, wherein said delay circuit includes an inverter responsive to said read/write control signal, and a CR circuit constituted by a resistor and a capacitor and responsive to an output of the inverter.
- 4. The signal reproducing circuit according to claim 1, further comprising a resistor connected between the first power supply line and one end of said magneto-resistive effect head, a resistor connected between the first constant current source and the another end of the magneto-resistive effect head, a resistor connected between the first power supply line and the collector of the first transistor, and a resistor connected between the first power supply line and the collector of the second transistor.
- 5. A method for reducing an idle period between a write state and a read state in a signal reproducing circuit having a magneto-resistive head, the method comprising the steps of:
- increasing a current flow through a read amplifier of the signal reproducing circuit from a first predetermined level to a second predetermined level higher than the first predetermined level; and
- timing the increase in the current flow through the read amplifier so that the increase in the current flow occurs during the idle period between the write state to the read state; and
- decreasing the current flow to a third predetermined level between the first predetermined level and the second predetermined level after the idle period.
- 6. The method according to claim 5 wherein the read amplifier includes a pair of transistors and the increase in the current flow occurs with respect to emitter current of the pair of transistors.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-313447 |
Dec 1993 |
JPX |
|
Parent Case Info
This application is a division of Ser. No. 08/306,210 filed Sep. 14, 1994 U.S. Pat. No. 5,623,378.
US Referenced Citations (6)
Foreign Referenced Citations (5)
Number |
Date |
Country |
595350A2 |
May 1994 |
EPX |
785404 |
Mar 1995 |
JPX |
7169009 |
Apr 1995 |
JPX |
7169003 |
Apr 1995 |
JPX |
7311902 |
Nov 1995 |
JPX |
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure Bulletin, vol. 33, No. 4, Sep. 1990 "Recovery Circuit for Magneto-Resesistive Head Switching". |
Divisions (1)
|
Number |
Date |
Country |
Parent |
306210 |
Sep 1994 |
|