Claims
- 1. An input signal settling system for use in an analog to digital converter (“ADC”) system, the input signal settling system comprising:
an ADC comprising an ADC input port; a high accuracy component configured to settle a first input signal with high accuracy and to communicate said high accuracy settled signal to said ADC input port; a resistor configured between an output of said high accuracy component and said ADC input port; and a high speed component configured to settle said first input signal with high speed and in parallel with said high accuracy component and to communicate said high speed settled signal to said ADC input port.
- 2. The input signal settling system of claim 1 wherein said high accuracy component is an op-amp.
- 3. The input signal settling system of claim 1 wherein said high speed component is an OTA.
- 4. The input signal settling system of claim 3, wherein said OTA comprises a differential input stage configured to divide a constant current flow between two control lines to each of two current mirrors.
- 5. The input signal settling system of claim 3, wherein said OTA comprises an upper current mirror and a lower current mirror, and wherein said current mirrors are configured such that said OTA has a high output impedance.
- 6. The input signal settling system of claim 3 wherein said ADC comprises said OTA.
- 7. The input signal settling system of claim 3 wherein said OTA is external to said ADC.
- 8. The input signal settling system of claim 3 wherein said OTA is configured to be non-linear.
- 9. The input signal settling system of claim 8 wherein said OTA further comprises a slew boost stage.
- 10. The input signal settling system of claim 8 wherein said OTA is configured to cause an output current from said non-linear OTA to be strongest when said OTA should dominate the signal settling process, and is weakest when a high accuracy op-amp should dominate the signal settling process.
- 11. The input signal settling system of claim 1 wherein said high speed component is further configured to settle said first input signal to within less than 100 milli-volts of a true voltage level within less than 500 nanoseconds.
- 12. The input signal settling system of claim 11 wherein said high accuracy component is configured to further settle said first input signal to within less than 300 micro-volts of a true voltage level within less than 800 nanoseconds.
- 13. The input signal settling system of claim 1 wherein said high speed component and said high accuracy component are further configured to settle said first input signal to within less than 300 micro-volts of a true voltage level within less than 400 nanoseconds.
- 14. The input signal settling system of claim 1 wherein said high speed component and said high accuracy component are further configured such that said output voltage is accurate to within 0.0015% of the full scale voltage range within less than 500 nanoseconds.
- 15. An input signal settling device comprising:
a signal input port; a signal output port; a high accuracy component configured to receive an input signal from said signal input port, to settle said input signal with a high degree of accuracy, and to provide said settled input signal to said output port; and a fast settling component configured to receive said input signal from said signal input port, to settle said input signal with high speed, and to provide said settled input signal to said output port, for high accuracy, high speed signal settling.
- 16. The input signal settling device of claim 15 further comprising a signal sampling component configured to receive a settled signal from said output port.
- 17. The input signal settling device of claim 15 wherein said high accuracy component comprises an op-amp.
- 18. The input signal settling device of claim 15 wherein said fast settling component comprises an OTA.
- 19. The input signal settling device of claim 15 wherein said signal sampling component comprises an ADC.
- 20. The input signal settling device of claim 19 wherein said ADC comprises said fast settling OTA.
- 21. The input signal settling device of claim 18 wherein said OTA is a linear OTA device.
- 22. The input signal settling device of claim 18 wherein said OTA is a non-linear OTA device.
- 23. The input signal settling device of claim 22 wherein said non-linear OTA device comprises a slew boost circuit in parallel with a linear OTA device.
- 24. The input signal settling device of claim 23 wherein said non-linear OTA device is configured with a skewed differential input stage for creating a dead-band at low differential inputs.
- 25. The input signal settling device of claim 24 wherein said non-linear OTA device is further configured with a slew boost circuit in parallel with said linear OTA device.
- 26. The input signal settling device of claim 15 wherein said high accuracy component comprises an op-amp, wherein said fast settling component comprises an OTA, and wherein said signal sampling component comprises an ADC.
- 27. The input signal settling system of claim 26 wherein said OTA and said op-amp are further configured to settle said input signal to within less than 150 micro-volts of a true voltage level within less than 500 nanoseconds.
- 28. An ADC input signal settling device comprising:
a first ADC input port for receiving an input signal; a second ADC input port for receiving an accurately settled input signal; and an OTA comprising an OTA input and an OTA output, wherein said OTA input is configured in communication with said first ADC input port for receiving said input signal, wherein said OTA is configured to quickly settle said input signal, and wherein said OTA output is configured in communication with said second ADC input port for fast and accurate settling of said input signal.
- 29. The input signal settling device of claim 28 wherein said OTA is a non-linear OTA device.
- 30. The input signal settling device of claim 29 wherein said non-linear OTA device comprises a slew boost circuit in parallel with a linear OTA device.
- 31. The input signal settling device of claim 29 wherein said non-linear OTA device is configured to skew a differential input for creating a dead-band at low differential inputs.
- 32. The input signal settling device of claim 31 wherein said non-linear OTA device is configured with a slew boost circuit in parallel with a linear OTA device.
- 33. The input signal settling device of claim 28 wherein said first input signal is also communicated to an op-amp external to said ADC, wherein said op-amp comprises an op-amp output port that is configured in communication with said second ADC input port.
- 34. The input signal settling device of claim 28 wherein said OTA is further configured to settle said first input signal to within less than 100 milli-volts of a true voltage level within less than 500 nanoseconds.
- 35. An input signal settling system for use in an analog to digital converter (“ADC”) system, the input signal settling system comprising:
an ADC comprising an ADC input port; an op-amp configured to settle a first input signal with high accuracy and to communicate said high accuracy settled signal to said ADC input port; a resistor configured between an output of said op-amp and said ADC input port; and an OTA configured to settle said first input signal with high speed and in parallel with said op-amp and to communicate said high speed settled signal to said ADC input port.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of, and priority to, U.S. patent application Ser. No. 09/784,724, filed Feb. 15, 2001, and entitled “Slew Rate Boost Circuitry and Method”, having a common inventor and common assignee with the present application.