Claims
- 1. An input signal settling system for use in an analog to digital converter (“ADC”) system, the input signal settling system comprising:an ADC comprising an ADC input port; a high accuracy component configured to settle a first input signal with high accuracy and to communicate said high accuracy settled signal to said ADC input port; a resistor configured between an output of said high accuracy component and said ADC input port; and a high speed component configured to settle said first input signal with high speed and in parallel with said high accuracy component and to communicate said high speed settled signal to said ADC input port.
- 2. The input signal settling system of claim 1 wherein said high accuracy component is an op-amp.
- 3. The input signal settling system of claim 1 wherein said high speed component is an OTA.
- 4. The input signal settling system of claim 3, wherein said OTA comprises a differential input stage configured to divide a constant current flow between two control lines to each of two current mirrors.
- 5. The input signal settling system of claim 3, wherein said OTA comprises an upper current mirror and a lower current mirror, and wherein said current mirrors are configured such that said OTA has a high output impedance.
- 6. The input signal settling system of claim 3 wherein said ADC comprises said OTA.
- 7. The input signal settling system of claim 3 wherein said OTA is external to said ADC.
- 8. The input signal settling system of claim 3 wherein said OTA is configured to be non-linear.
- 9. The input signal settling system of claim 8 wherein said OTA further comprises a slew boost stage.
- 10. The input signal settling system of claim 8 wherein said OTA is configured to cause an output current from said non-linear OTA to be strongest when said OTA should dominate the signal settling process, and is weakest when a high accuracy op-amp should dominate the signal settling process.
- 11. The input signal settling system of claim 1 wherein said high speed component is further configured to settle said first input signal to within less than 100 milli-volts of a true voltage level within less than 500 nanoseconds.
- 12. The input signal settling system of claim 11 wherein said high accuracy component is configured to further settle said first input signal to within less than 300 micro-volts of a true voltage level within less than 800 nanoseconds.
- 13. The input signal settling system of claim 1 wherein said high speed component and said high accuracy component are further configured to settle said first input signal to within less than 300 micro-volts of a true voltage level within less than 400 nanoseconds.
- 14. The input signal settling system of claim 1 wherein said high speed component and said high accuracy component are further configured such that said output voltage is accurate to within 0.0015% of the full scale voltage range within less than 500 nanoseconds.
- 15. An input signal settling system for use in an analog to digital converter (“ADC”) system, the input signal settling system comprising:an ADC comprising an ADC input port; an op-amp configured to settle a first input signal with high accuracy and to communicate said high accuracy settled signal to said ADC input port; a resistor configured between an output of said op-amp and said ADC input port; and an OTA configured to settle said first input signal with high speed and in parallel with said op-amp and to communicate said high speed settled signal to said ADC input port.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application claims the benefit of, and priority to, U.S. patent application Ser. No. 09/784,724, filed Feb. 15, 2001 is now a U.S. Pat. No. 6,437,645 , and entitled “Slew Rate Boost Circuitry and Method”, having a common inventor and common assignee with the present application.
US Referenced Citations (12)
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/784724 |
Dec 2001 |
US |
Child |
10/154165 |
|
US |