Embodiments of this invention relate to circuitry for transmitting and/or receiving signals, and, more particularly, to circuitry for transmitting and receiving signals while consuming relatively little power.
Many of today's electronic systems are portable and provide users with mobility and ease of transport. Laptops, cellular phones, digital cameras, portable gaming systems, handheld GPS receivers, are just a few examples of portable electronic systems. These systems generally have become increasingly lighter and smaller in form factor, while at the same time, however, these systems may have ever greater performance than their predecessors. The increased performance typically has come at the expense of greater power consumption. Since these systems rely on battery power, system designers make an effort to design systems for low power consumption so that the systems can be operated for a greater length of time before replacing or recharging the battery.
As part of the effort to design lower power electronic systems, system designers often design electronic systems to utilize components and circuitry that operate with lower power consumption. For example, since many of today's systems include memory devices for storing data that are used during operation, using lower power memory devices may result in a significant reduction in the overall power consumed by such systems. However, since greater memory capacity or performance may come at the cost of additional power consumption, there may be a tradeoff between operating at lower power while maintaining or improving performance.
Significant power may also be consumed by electronic systems in coupling signals within individual components and between different components since substantial power may be consumed in signal lines through which signals are coupled. Significant power may also be consumed in transmitting and receiving circuits for the signals. In general, the amount of power consumed is somewhat proportional to the magnitude of the signals being transmitted and received. Thus, reducing the magnitude of the signals being coupled may reduce the amount of power consumed. However, reducing the magnitude of signals transmitted and received within a component and between components can result in a variety of other problems. Thus, there may be a practical limit in the degree to which power in electronic systems may be reduced, although improvements continue to reduce the value of this practical limit.
A signaling system 10 according to one embodiment is shown in
The relatively small magnitude of the signal transmitted by the transmitter 12 may make it difficult to properly receive the transmitted signal at a location to which the signal is transmitted. Accordingly, a receiver system 20 coupled to the signal line 16 may include a preamplifier 24 for amplifying the transmitted signal before it is applied to a receiver 28. Although the preamplifier 24 may consume power, the amount of extra power consumed by the preamplifier 24 can be more than made up for by the reduction in power consumed by coupling a signal having a relatively small amplitude from the transmitter 12 to the receiver system 20. The preamplifier 24 may be an amplifier that has a first input node coupled to receive the transmitted signal from the signal line 16 and a second input node coupled to receive a bias voltage Vn. In operation, the preamplifier 24 may output at an output node an amplified signal corresponding to the transmitted signal received by the preamplifier 24 from the signal line 16. The amplitude of the signal amplified by the preamplifier 24 may be greatly affected by the amplitude of the bias voltage Vn. Optimal magnitude of the bias voltage may depend on the characteristics of the circuitry in the preamplifier 24. The preamplifier 24 may be configured so that the signal swing of the amplified signal is substantially equal to that of the transmitted signal received by the preamplifier 24. However, the gain of the preamplifier may be greater than unity or less than unity so that the signal swing of the signal amplified by the preamplifier 24 is greater or lesser, respectively, than the signal swing of the transmitted signal received by the preamplifier 24.
In the embodiment of the signaling system 10 shown in
The receiver 28 may have a first input node coupled to receive the amplified signal from the output node 34 of the preamplifier 24, and a second input node coupled to receive a reference voltage Vref. The receiver 28 may be configured to provide (e.g., apply, supply, output, etc.) at an output node a digital signal corresponding to the amplified signal received from the preamplifier 24.
Another embodiment of a preamplifier 80 that may be used instead of the preamplifier 24 shown in
Another embodiment of a preamplifier 90 that may be used instead of the preamplifier 24 shown in
The output node 34 may be coupled to a first input of a differential amplifier 110, which may be a circuit that is essentially the same as the receiver 28 used in the signaling system 10 of
In operation, the voltage Vn′ may apply a voltage to the gate of the transistor 30 that sets the magnitude of the voltage applied to the first input of the differential amplifier 110 through the node 34. If this voltage is greater than the voltage from the reference voltage source 114, the voltage Vn′ is increased, thereby increasing the current flowing through the transistor 30. As a result, the voltage applied to the node 34 is decreased toward the voltage from the reference voltage source 114. If the voltage applied to the node 34 is less than the voltage from the reference voltage source 114, the circuit 100 operates in the opposite manner to increase the voltage applied to the node 34 toward the voltage from the reference voltage source 114. The loop gain through the transistor 30 and the differential amplifier 110 may be sufficiently high that the voltage applied to the node 34 is substantially equal to the voltage provided by the reference voltage source 114. The bias voltage Vn provided to the preamplifier embodiments of
A reference voltage generator 140 that may be used to supply the reference voltage Vref to the receiver 28 (
The row and column addresses may be provided by the address latch 210 to a row address decoder 222 and a column address decoder 228, respectively. The column address decoder 228 may select bit lines extending through the array 202 corresponding to respective column addresses. The row address decoder 222 may be connected to word line driver 224 that activates respective rows of memory cells in the array 202 corresponding to received row addresses. The selected data line (e.g., a bit line or bit lines) corresponding to a received column address may be coupled to a read/write circuit 230 to provide read data to a data output buffer 234 via an input-output data bus 240. Write data may be applied to the memory array 202 through a data input buffer 244 and the memory array read/write circuitry 230. The command decoder 206 may respond to memory commands applied to the command bus 208 to perform various operations in the memory array 202. In particular, the command decoder 206 may be used to generate internal control signals to read data from and write data to the memory array 202.
Signaling systems according to various embodiments may be included in the memory system 200. In some embodiments of the memory system 200, signaling system may be configured to drive internal or on-chip signals from one internal component to another, for example, driving the internal control signals from the command decoder 206 to other internal components of the memory system 200. In other examples, an embodiment of a signaling system may couple internal address signals from the address decoders 222, 228, and couple internal data signals over the input-output bus 240. In other embodiments of the memory system 200, signaling system embodiments are configured to couple data signals applied to the memory system 200. For example, the input buffer 234 may include a preamplifier and receiver according to various embodiments to receive externally applied data signals before coupling the data signals to the read/write circuit 230. Signaling system according to various embodiments may also be utilized in applications other than memory systems.
Although the present invention has been described with reference to the disclosed embodiments, persons skilled in the art will recognize that changes may be made in form and detail without departing from the invention. Such modifications are well within the skill of those ordinarily skilled in the art. Accordingly, the invention is not limited except as by the appended claims.
This application is a continuation of U.S. patent application Ser. No. 12/760,922, filed Apr. 15, 2010, and issued as U.S. Pat. No. 8,283,946. This application and patent are incorporated herein by reference, in their entirety, for any purpose.
Number | Name | Date | Kind |
---|---|---|---|
4553051 | Prater | Nov 1985 | A |
5510745 | Hamano et al. | Apr 1996 | A |
6133755 | Huang et al. | Oct 2000 | A |
6639472 | Wilson et al. | Oct 2003 | B2 |
6826390 | Tamura | Nov 2004 | B1 |
6934197 | Han | Aug 2005 | B2 |
7042295 | Guckenberger et al. | May 2006 | B2 |
7292629 | Zerbe et al. | Nov 2007 | B2 |
7405623 | Kulasekeram | Jul 2008 | B2 |
7459938 | To et al. | Dec 2008 | B2 |
7698470 | Ruckerbauer et al. | Apr 2010 | B2 |
20050040846 | Otsuka et al. | Feb 2005 | A1 |
20050078530 | Han | Apr 2005 | A1 |
20060062039 | Ruckerbauer et al. | Mar 2006 | A1 |
20060215787 | Wu et al. | Sep 2006 | A1 |
20070165472 | Zerbe et al. | Jul 2007 | A1 |
20070186668 | Garverick et al. | Aug 2007 | A1 |
20080068043 | Chiu | Mar 2008 | A1 |
20080252364 | Chou | Oct 2008 | A1 |
20090072860 | Lee | Mar 2009 | A1 |
20090247088 | Hollis | Oct 2009 | A1 |
20090261859 | Hollis et al. | Oct 2009 | A1 |
20100060320 | Lee | Mar 2010 | A1 |
20110254627 | Lee | Oct 2011 | A1 |
Number | Date | Country |
---|---|---|
06-085564 | Mar 1994 | JP |
07-106875 | Apr 1995 | JP |
2004-304312 | Oct 2004 | JP |
2005-080090 | Mar 2005 | JP |
2006-314059 | Nov 2006 | JP |
2008-130605 | May 2008 | JP |
WO 8901262 | Feb 1989 | WO |
Entry |
---|
International Search Report and Written Opinion in International Application No. PCT/US2011/031119 dated Nov. 1, 2011. |
Non-Final Preliminary Rejection for KR Appl No. 10-2012-7029814, dated Dec. 4, 2013. |
Notice of Rejection Grounds for JP Appl No. 2013-504938, dated Nov. 26, 2013. |
Office Acton issued on May 16, 2014 for Korean Appln No. 10-2014-7005778. |
Office Action received for CN Appln No. 201180023082.6, dated Mar. 26, 2014. |
TW Office Action of the International Patent Office for Appl. No. 100113281 issued Jul. 21, 2014. |
Notice of Last Preliminary Rejection for 10-2014-7005778 mailed on Dec. 29, 2014, with English translation. |
Office Action of the Intellectual Property Office for TW Appln No. 100113281 issued Nov. 12, 2014 with English translation. |
Office Action received for CN Appln No. 201180023082.6 dated Oct. 31, 2014. |
Third Office Action received for CN Appln No. 201180023082.6 dated Jun. 15, 2015—English Translation Only. |
Number | Date | Country | |
---|---|---|---|
20130002354 A1 | Jan 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12760922 | Apr 2010 | US |
Child | 13612482 | US |