Claims
- 1. A fusible link device disposed on a semiconductor substrate, the fusible link device for providing discretionary changes in resistance, the fusible link device comprising:a semiconductor layer having a first resistance and a first thickness; and a silicide layer formed on the semiconductor layer, the silicide layer including a fuse region having a first notched region, the first notched region being narrower than at least part of the fuse region, the silicide layer having a second thickness smaller than the first thickness and a second resistance lower than the first resistance, wherein the first thickness and the second thickness are selected to cause the silicide layer to be agglomerable to form an electrical discontinuity in the fuse region in response to a first current greater than or equal to a predetermined programming current flowing through the silicide layer, wherein the semiconductor layer includes at least one p-n junction in the semiconductor layer.
- 2. A fuse disposed on a semiconductor substrate, and having a first unprogrammed resistance, the fuse comprising:a polysilicon layer having a first thickness and a first resistance; and a silicide layer formed on the polysilicon layer, the silicide layer including a fuse region having a first notched region, the first notched region being narrower than at least part of the fuse region, the silicide layer having a second thickness smaller than the first thickness and a second resistance lower than the first resistance, wherein the first and second thicknesses are selected to cause the silicide layer to be agglomerable to form an electrical discontinuity in the fuse region in response to a first current greater than or equal to a predetermined minimum programming current flowing through the silicide layer, wherein the polysilicon layer includes at least one p-n junction in the polysilicon layer.
- 3. A method for forming a fuse comprising:forming a semiconductor layer of a first thickness on a substrate; forming a silicide layer of a second smaller thickness on the semiconductor layer, the silicide layer including a fuse region having a first notched region, the notched region being narrower than at least part of the fuse region, the first and second thicknesses being selected such that the silicide layer is agglomerable to form a discontinuity in the silicide layer in response to a current greater than or equal to a predetermined programming current flowing through the silicide layer; and forming at least one p-n junction in the semiconductor layer.
RELATED APPLICATIONS
This application is a continuation-in-part of U.S. patent application Ser. No. 08/537,283 entitled, “A Silicide Agglomeration Fuse Device,” filed Sep. 29, 1995 , now U.S. Pat. No. 5,708,291.
US Referenced Citations (19)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0241046 |
Oct 1987 |
EP |
1-169942 |
Jul 1989 |
JP |
WO 9622622 |
Jul 1996 |
WO |
Non-Patent Literature Citations (1)
Entry |
“Polysilicon Fuse Structure”, IBM Technical Disclosure Bulletin, vol. 29, No. 1, (Jun. 1986) pp 144-145. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/537283 |
Sep 1995 |
US |
Child |
08/769152 |
|
US |