Claims
- 1. A heterojunction bipolar transistor, comprising:
a silicon-germanium base, said silicon-germanium base made by the steps of:
forming a silicon substrate having a mesa surrounded by a trench, said mesa having a top surface; forming a silicon-germanium layer on said silicon substrate including said top surface of said mesa and in said trench; and removing the silicon-germanium layer adjacent said mesa and in said trench, to form said silicon-germanium base.
- 2. The heterojunction bipolar transistor of claim 1 wherein said silicon-germanium base has a germanium content of from about 10% to about 60%.
- 3. The heterojunction bipolar transistor of claim 1 wherein said silicon-germanium base has a thickness of from about 20 nm to about 100 nm.
- 4. The heterojunction bipolar transistor of claim 1 wherein said silicon-germanium base has a germanium content of from about 25% to about 60% and a thickness of from about 40 nm to about 80 nm.
- 5. The heterojunction bipolar transistor of claim 1 wherein the step of forming a silicon substrate having a mesa surrounded by a trench comprises selectively etching a portion of said silicon substrate to form said mesa surrounded by said trench.
- 6. The heterojunction bipolar transistor of claim 1 wherein the step of forming a silicon-germanium layer on said substrate comprises applying a technique selected from the group consisting of chemical vapor deposition and molecular beam epitaxy.
- 7. The heterojunction bipolar transistor of claim 1 wherein the step of removing the silicon-germanium layer adjacent the mesa comprises:
forming a silicon nitride layer on said silicon-germanium layer; forming a resist on said silicon nitride layer adjacent the top surface of said mesa; and etching the exposed portion of said silicon nitride layer and said silicon-germanium layer such that the silicon-germanium layer adjacent said mesa is removed.
- 8. A heterojunction bipolar transistor, comprising:
a silicon-germanium base, said silicon-germanium base made by the steps of:
forming a silicon substrate having a mesa surrounded by a trench, said mesa having a top surface; forming a dielectric layer in said trench adjacent said mesa; and growing a silicon-germanium layer on said mesa top surface using selective epitaxial growth to form said silicon-germanium base.
- 9. The heterojunction bipolar transistor of claim 8 wherein said silicon-germanium base has a germanium content of from about 10% to about 60%.
- 10. The heterojunction bipolar transistor of claim 8 wherein said silicon-germanium base has a thickness of from about 20 nm to about 100.
- 11. The heterojunction bipolar transistor of claim 8 wherein said silicon-germanium base has a germanium content of from about 25% to about 60% and a thickness of from about 40 nm to about 80 nm.
- 12. The heterojunction bipolar transistor of claim 8 wherein the step of forming a silicon substrate having a mesa surrounded by a trench comprises selectively etching a portion of said silicon substrate to form said trench.
- 13. A heterojunction bipolar transistor, comprising:
a silicon substrate having a collector and a mesa surrounded by a trench, said mesa having a top surface; a silicon-germanium base on said top surface of said mesa, said silicon-germanium base having a top surface and a side wall; a silicon nitride layer on said silicon-germanium base; a dielectric layer adjacent said silicon-germanium base, said dielectric layer filling said trench and leaving a portion of said side wall of said silicon-germanium base exposed; an extrinsic base on said dielectric layer such that said extrinsic base covers the exposed portion of said side wall of said silicon-germanium base; a silicon nitride cap on said extrinsic base, and a portion of said silicon nitride layer is exposed; a self-aligned spacer on a portion of the exposed silicon nitride layer adjacent said extrinsic base and said silicon nitride cap, and the top surface of said silicon-germanium base is exposed; and an emitter on the exposed portion of said top surface of said silicon-germanium base.
- 14. The heterojunction bipolar transistor of claim 13 wherein said silicon-germanium base has a germanium content of from about 10% to about 60%.
- 15. The heterojunction bipolar transistor of claim 13 wherein said silicon-germanium base has a thickness of from about 20 nm to about 100 nm.
- 16. The heterojunction bipolar transistor of claim 13 wherein said silicon-germanium base on said top surface of said mesa is made by the steps of:
depositing a silicon-germanium layer on said substrate; and removing the silicon-germanium layer adjacent said mesa to form said silicon-germanium base.
- 17. The heterojunction bipolar transistor of claim 13 wherein said silicon-germanium base on said top surface of said mesa is formed by the steps comprising growing a silicon-germanium layer on said top surface of said mesa using selective epitaxial growth.
- 18. A silicon-germanium base capable for use in a heterojunction bipolar transistor, said silicon-germanium base formed by the steps of:
forming a silicon substrate having a mesa surrounded by a trench, said mesa having a top surface; forming a silicon-germanium layer on said silicon substrate including said top surface of said mesa and in said trench; and removing the silicon-germanium layer adjacent said mesa and in said trench, to form said silicon-germanium base.
- 19. The silicon-germanium base of claim 18 wherein said silicon-germanium base has a germanium content of from about 10% to about 60%.
- 20. The silicon-germanium base of claim 18 wherein said silicon-germanium base has a thickness of from about 20 nm to about 100 nm.
- 21. The silicon-germanium base of claim 18 wherein said silicon-germanium base has a germanium content of from about 25% to about 60% and a thickness of from about 40 nm to about 80 nm.
- 22. The silicon-germanium base of claim 18 wherein the step of forming a silicon substrate having a mesa surrounded by a trench comprises selectively etching a portion of said silicon substrate to form said mesa surrounded by said trench.
- 23. The silicon-germanium base of claim 18 wherein the step of forming a silicon-germanium layer on said substrate comprises applying a technique selected from the group consisting of chemical vapor deposition and molecular beam epitaxy.
- 24. The silicon-germanium base of claim 18 wherein the step of removing the silicon-germanium layer adjacent the mesa comprises:
forming a silicon nitride layer on said silicon-germanium layer; forming a resist on said silicon nitride layer adjacent the top surface of said mesa; and etching the exposed portion of said silicon nitride layer and said silicon-germanium layer such that the silicon-germanium layer adjacent said mesa is removed.
- 25. A silicon-germanium base capable of use in a heterojunction bipolar transistor, comprising:
a silicon substrate having a mesa surrounded by a trench, said mesa having a top surface; and a silicon-germanium layer only on said top surface of said mesa.
- 26. The silicon-germanium base of claim 25 wherein said silicon-germanium base has a germanium content of from about 10% to about 60%.
- 27. The silicon-germanium base of claim 25 wherein said silicon-germanium base has a thickness of from about 20 nm to about 100 nm.
- 28. The silicon-germanium base of claim 25 wherein said silicon-germanium base has a germanium content of from about 25% to about 60% and a thickness of from about 40 nm to about 80 nm.
- 29. The silicon-germanium base of claim 25 further comprising:
a silicon nitride layer on said silicon-germanium layer.
- 30. A silicon-germanium base of a heterojunction bipolar transistor, comprising:
a silicon substrate having a mesa surrounded by a trench, said mesa having a top surface; a dielectric layer in said trench adjacent said mesa; and a silicon-germanium layer only on said top surface of said mesa.
- 31. The silicon-germanium base of claim 30 wherein said silicon-germanium base has a germanium content of from about 10% to about 60%.
- 32. The silicon-germanium base of claim 30 wherein said silicon-germanium base has a thickness of from about 20 nm to about 100.
- 33. The silicon-germanium base of claim 30 wherein said silicon-germanium base has a germanium content of from about 25% to about 60% and a thickness of from about 40 nm to about 80 nm.
- 34. A heterojunction bipolar transistor, comprising:
a silicon-germanium base, said silicon-germanium base including:
a silicon substrate having a mesa surrounded by a trench, said mesa having a top surface; and a silicon-germanium layer only on said top surface of said mesa.
- 35. The heterojunction bipolar transistor of claim 34 wherein said silicon-germanium base has a germanium content of from about 10% to about 60%.
- 36. The heterojunction bipolar transistor of claim 34 wherein said silicon-germanium base has a thickness of from about 20 nm to about 100 nm.
- 37. The heterojunction bipolar transistor of claim 34 wherein said silicon-germanium base has a germanium content of from about 25% to about 60% and a thickness of from about 40 nm to about 80 nm.
- 38. The heterojunction bipolar transistor of claim 34, further comprising:
a silicon nitride layer on said silicon-germanium layer.
- 39. A heterojunction bipolar transistor, comprising:
a silicon-germanium base, said silicon-germanium base including:
a silicon substrate having a mesa surrounded by a trench, said mesa having a top surface; a dielectric layer in said trench adjacent said mesa; and a silicon-germanium layer only on said top surface of said mesa.
- 40. The heterojunction bipolar transistor of claim 39 wherein said silicon-germanium base has a germanium content of from about 10% to about 60%.
- 41. The heterojunction bipolar transistor of claim 39 wherein said silicon-germanium base has a thickness of from about 20 nm to about 100.
- 42. The heterojunction bipolar transistor of claim 39 wherein said silicon-germanium base has a germanium content of from about 25% to about 60% and a thickness of from about 40 nm to about 80 nm.
- 43. The heterojunction bipolar transistor of claim 1, wherein said silicon-germanium base has a side wall, and further comprises the step of:
depositing a dielectric layer on said silicon substrate and silicon-germanium base so that said dielectric layer covers a portion of said side wall of said silicon-germanium base.
- 44. The heterojunction bipolar transistor of claim 43, wherein said silicon-germanium base is surrounded by a trench, and said trench is filled with said dielectric layer.
- 45. The heterojunction bipolar transistor of claim 1, wherein the silicon-germanium base has a side wall, and further comprises the steps of:
depositing a dielectric layer on the silicon-germanium base; polishing back the dielectric layer to form a planarized dielectric layer; and recess etching said dielectric layer to expose a portion of said side wall of said silicon-germanium base.
- 46. The silicon-germanium base of claim 18, wherein said silicon-germanium-base has a side wall, and further comprises the step of:
depositing a dielectric layer on said silicon substrate and silicon-germanium base so that said dielectric layer covers a portion of said side wall of said silicon-germanium base.
- 47. The silicon-germanium base of claim 46, wherein said silicon-germanium base is surrounded by a trench, and said trench is filled with said dielectric layer.
- 48. The silicon-germanium base of claim 18, wherein the silicon-germanium base has a side wall, and further comprises the steps of:
depositing a dielectric layer on the silicon-germanium base; polishing back said dielectric layer to form a planarized dielectric layer; and recess etching said dielectric layer to expose a portion of said side wall of said silicon-germanium base.
TECHNICAL FIELD
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 09/867,373, filed on May 29, 2001 (pending), which is a divisional of U.S. patent application Ser. No. 09/480,033; filed on Jan. 10, 2000 (allowed).
Divisions (1)
|
Number |
Date |
Country |
Parent |
09480033 |
Jan 2000 |
US |
Child |
09867373 |
May 2001 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09867373 |
May 2001 |
US |
Child |
09878930 |
Jun 2001 |
US |