Claims
- 1. A Silicon-On-Insulator (SOI) CMOS circuit comprising:a plurality of PMOS transistors connected in series to each other; at least one NMOS transistor connected to one of said PMOS transistors, each of said at least one NMOS transistor having its body connected to a low reference potential having a value of ground; and a body potential generating circuit for generating a body potential between a high reference potential and a potential obtained by subtracting a built-in potential from the high reference potential and for applying the body potential to the bodies of said plurality of PMOS transistors, wherein said body potential generating circuit includes a PMOS transistor having its drain connected to its gate and the bodies of said plurality of PMOS transistors.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-330637 |
Dec 1997 |
JP |
|
Parent Case Info
This application is a divisional, of Application No. 09/053,700, filed Apr. 2, 1998 (issued as U.S. Pat. No. 6,177,826 B1 on Jan. 23, 2000.
US Referenced Citations (14)
Foreign Referenced Citations (1)
Number |
Date |
Country |
3-66159 |
Mar 1991 |
JP |
Non-Patent Literature Citations (1)
Entry |
Fairborz Assaderaghi et al. “A Dynamic Threshold Voltage MOSFET (DTMOS) for Ultra-Low Voltage Operation”, IEEE IEDM 94, 1994, pp. 809-812. |