The present disclosure relates to synchronous Ethernet on two-port devices.
In accordance with one embodiment, a method is provided to simplify the implementation of Synchronous Ethernet on an Ethernet device having a first port and a second port device using a predetermined protocol and signaling. The method comprises delivering a master clock from a Synchronous Ethernet system to the first port of the Ethernet device; transmitting the delivered master clock to the second port of the Ethernet device independently of the protocol and signaling of the Ethernet device; and transmitting the master clock from the second port of the Ethernet device to a downstream device that supports Synchronous Ethernet. In one implementation, the Ethernet device has a local clock, and the method synchronizes the local clock to the master clock. In another implementation, the Ethernet device does not have a local clock, and the master clock is transmitted from the second port of the Ethernet device to the downstream device without any synchronizing operation at the Ethernet device.
At least one of the ports of the Ethernet device may be adapted to recognize that a master clock has been received by the Ethernet device, and then forward the received master clock to the other of the ports for transmission to the downstream device. The other port may be configured to transmit the master clock to the downstream device. Each of the ports may be adapted to recognize that a master clock has been received by the Ethernet device, and then forward the received master clock to the other of the ports for transmission to the downstream device. The first and second ports may include state machines, which may be the same on both of the ports.
The foregoing and additional aspects and embodiments of the present disclosure will be apparent to those of ordinary skill in the art in view of the detailed description of various embodiments and/or aspects, which is made with reference to the drawings, a brief description of which is provided next.
The foregoing and other advantages of the disclosure will become apparent upon reading the following detailed description and upon reference to the drawings.
While the present disclosure is susceptible to various modifications and alternative forms, specific embodiments or implementations have been shown by way of example in the drawings and will be described in detail herein. It should be understood, however, that the disclosure is not intended to be limited to the particular forms disclosed. Rather, the disclosure is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of an invention as defined by the appended claims.
Synchronous Ethernet (Sync-E) [2] is becoming widely deployed in networks.
Each Ethernet device can be a simple low-cost two-port Ethernet device, such as a two-port Network Interface Device (NID). The simple device is required to at least transmit the master clock to a downstream device supporting Sync-E, even if it does not need to maintain a local clock synchronized, or does not even have a local clock.
Port B 202 is required to implement additional logic to recognize that a master clock 225 has been received and that port B 202 is configured to synchronize the local clock 112 and then forward the master clock to port A for downstream transmission. Meanwhile, port A 201 is configured to execute a different state machine to simply forward the master clock to the downstream device.
When there is a failure in the master clock path 225, the state machine of port B 202 recognizes the failure and implements the proper actions from the protocol [1]. The configuration of the two-port device may need to be changed to make port A 201 responsible for receiving, synchronizing and forwarding the master clock which is now on path 230. The re-configuration may be done using a network management system 210 or via the ESMC signaling protocol.
The two-port devices are generally small and low-cost, but the additional logic required to configure and process the master clock and ESMC increases the cost and complexity. There is a need to reduce the logic and implementation complexity such as external configuration.
Referring to
The ESMC protocol is carried transparently by the two-port device and no configuration is required, thereby reducing cost and complexity for the two-port device significantly.
As another embodiment, referring to
The device may receive and transmit ESMC frames (e.g., because another port uses the SYNC-E protocol) in a path 110. The ESMC frame includes quality level (QL) information relating to the quality of the reference clock. In one embodiment, the QL is be used to select which end of the link is the best slave and master.
The selection of the master port changes based on the quality of the clock received, as exemplified by the process illustrated by the flow chart in
A variable current_QL is used to maintain the current quality level of the ESMC. It is initialized to the lowest quality value possible. When an ESMC frame is received at the port at step 402 in the process illustrated in
Step 410 determines whether the ESMC frame is received from downstream (e.g, from port 465). If the answer is affirmative, step 412 determines whether the port 460 is already set as a slave, and if it is the port 460 is set as the master at step 414. Otherwise the status remains as slave, and nothing is changed at step 420. A negative answer at step 410 means the ESMC frame is received from upstream 410 (e.g., from the device 140 at the other end of the link 450) and step 416 determines whether the port is set as a master. If the answer is affirmative, the setting of the port is changed to slave status at step 418. Otherwise, the status remains as master, and nothing is changed at step 420. At the same time, the process running on the other side of the link 470 changes that port status to master. This way the port with the best clock quality is used as the master, and the other one is the slave (IEEE 802.3 clause 40).
At initialization, the slave can remain unchanged for a predetermined amount of time (e.g., 5 seconds or after a number of ESMC frames are received by each port) to avoid changing the slave and master assignment several times while the signal stabilizes in line with G.8262 standards.
Although the algorithms described above including those with reference to the foregoing flow charts have been described separately, it should be understood that any two or more of the algorithms disclosed herein can be combined in any combination. Any of the methods, algorithms, implementations, or procedures described herein can include machine-readable instructions for execution by: (a) a processor, (b) a controller, and/or (c) any other suitable processing device. Any algorithm, software, or method disclosed herein can be embodied in software stored on a non-transitory tangible medium such as, for example, a flash memory, a CD-ROM, a floppy disk, a hard drive, a digital versatile disk (DVD), or other memory devices, but persons of ordinary skill in the art will readily appreciate that the entire algorithm and/or parts thereof could alternatively be executed by a device other than a controller and/or embodied in firmware or dedicated hardware in a well known manner (e.g., it may be implemented by an application specific integrated circuit (ASIC), a programmable logic device (PLD), a field programmable logic device (FPLD), discrete logic, etc.). Also, some or all of the machine-readable instructions represented in any flowchart depicted herein can be implemented manually as opposed to automatically by a controller, processor, or similar computing device or machine. Further, although specific algorithms are described with reference to flowcharts depicted herein, persons of ordinary skill in the art will readily appreciate that many other methods of implementing the example machine readable instructions may alternatively be used. For example, the order of execution of the blocks may be changed, and/or some of the blocks described may be changed, eliminated, or combined.
It should be noted that the algorithms illustrated and discussed herein as having various modules which perform particular functions and interact with one another. It should be understood that these modules are merely segregated based on their function for the sake of description and represent computer hardware and/or executable software code which is stored on a computer-readable medium for execution on appropriate computing hardware. The various functions of the different modules and units can be combined or segregated as hardware and/or software stored on a non-transitory computer-readable medium as above as modules in any manner, and can be used separately or in combination.
While particular implementations and applications of the present disclosure have been illustrated and described, it is to be understood that the present disclosure is not limited to the precise construction and compositions disclosed herein and that various modifications, changes, and variations can be apparent from the foregoing descriptions without departing from the spirit and scope of an invention as defined in the appended claims.
This application is a continuation of and claims priority to U.S. patent application Ser. No. 14/661,752, filed Mar. 18, 2015, now allowed, which is hereby incorporated by reference herein in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
6978460 | Arakawa | Dec 2005 | B2 |
7873073 | Frian | Jan 2011 | B2 |
7966510 | Harrison | Jun 2011 | B2 |
8619755 | Wang | Dec 2013 | B2 |
8737389 | Chiesa | May 2014 | B2 |
9112630 | Mizrahi | Aug 2015 | B1 |
20020129227 | Arakawa | Sep 2002 | A1 |
20080232527 | Barkan | Sep 2008 | A1 |
20090142062 | Harrison | Jun 2009 | A1 |
20090213873 | Frlan | Aug 2009 | A1 |
20110150008 | Le Pallec | Jun 2011 | A1 |
20110170534 | York | Jul 2011 | A1 |
20110185215 | Neben | Jul 2011 | A1 |
20110191621 | Harrison | Aug 2011 | A1 |
20110200051 | Rivaud | Aug 2011 | A1 |
20110255546 | Le Pallec | Oct 2011 | A1 |
20110261842 | Beili | Oct 2011 | A1 |
20110261917 | Bedrosian | Oct 2011 | A1 |
20110305165 | Wang | Dec 2011 | A1 |
20110305173 | Wang | Dec 2011 | A1 |
20120257700 | Belisomi | Oct 2012 | A1 |
20120301134 | Davari | Nov 2012 | A1 |
20130083809 | Renaux | Apr 2013 | A1 |
20130089170 | Chiesa | Apr 2013 | A1 |
20130107897 | Bui | May 2013 | A1 |
20130121705 | Le Pallec | May 2013 | A1 |
20130183905 | Richardson | Jul 2013 | A1 |
20130202291 | Cavaliere | Aug 2013 | A1 |
20130207841 | Negus | Aug 2013 | A1 |
20130229982 | Ma | Sep 2013 | A1 |
20130293419 | Negus | Nov 2013 | A1 |
20130308658 | Le Pallec | Nov 2013 | A1 |
20140036903 | Ryan | Feb 2014 | A1 |
20140044133 | Wang | Feb 2014 | A1 |
20150222413 | Pietilainen | Aug 2015 | A1 |
20160065322 | Cao | Mar 2016 | A1 |
20160156427 | Yang | Jun 2016 | A1 |
Number | Date | Country |
---|---|---|
2377256 | Jul 2009 | EP |
2502372 | May 2011 | EP |
2333993 | Jun 2011 | EP |
2337251 | Jun 2011 | EP |
2487819 | Aug 2012 | EP |
2541815 | Jan 2013 | EP |
2701309 | Feb 2014 | EP |
WO 2010066664 | Jun 2010 | WO |
WO 2011060965 | May 2011 | WO |
WO 2011072973 | Jun 2011 | WO |
Number | Date | Country | |
---|---|---|---|
20170155459 A1 | Jun 2017 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14661752 | Mar 2015 | US |
Child | 15431043 | US |