Claims
- 1. A method for increasing the steady-state simulation speed by employing general purpose processors and electronically re-configurable logic wherein instructions for a general purpose processor are compiled on demand specific to particular linearized operating point and logic configurations are compiled on demand implementing an analog solver for a specific, linearized operating point.
- 2. An apparatus for increasing the steady state simulation speed when simulating a design with analog, mixed-signal or full-wave components wherein gen-eral purpose processors and electronically re-configurable logic are interconnected by multi-port memory representing a base configuration, changes in object value and zero or more cached solver logic configurations.
- 3. A method for adaptively representing interconnect behavior within an electronic system simulation is claimed wherein a subprogram associated with branch or terminal types allows user-defined behavioral modeling.
- 4. An apparatus for enabling introduction of one or more analog or mixed signal component models into a simulation without exposing the internal implementation to examination. The apparatus embodies analog solvers with parameterized or operating context-specific analog solvers embedded in a combination of electronically re-configurable logic, general purpose processor and memory.
- 5. A method for adaptively adjusting the representation of numerical types via re-compilation or re-synthesis of logic in response to arithmetic underflow or overflow.
- 6. A method wherein digital, analog, mixed-signal and full-wave partitions are pseudo-statically scheduled onto specific general purpose processors and electronically reconfigurable logic wherein a means is provided by which comparative processing load on each resource is monitored during operation and the scheduling adjusted within a single resource and among resources so as to maximize steady- state simulation performance.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application No. 60/331,995 filed on Nov. 21, 2001, entitled “SIMULATION OF DESIGNS USING PROGRAMMABLE PROCESSORS AND ELECTRONICALLY RE-CONFIGURABLE LOGIC ARRYS,” the contents of which are incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60331955 |
Nov 2001 |
US |