| SpeedSim, Inc., SpeedSim/3 Product Background, SpeedSim, Inc., 234 Littleton Road, Suite 2E, Westford, MA 01886 (Publication date unknown). |
| Voyager S Mixed-Level VHDL System Verification Environment, by IKOS Systems, 19050 Pruneridge Avenue, Cupertino, CA 95014 (Publication date unknown). |
| The SpeedSim/3 Software Simulator, Reducing the Time and Cost of Design Verification, SpeedSim, Inc., 234 Littleton Road, Suite 2E, Westford, MA, 01886 (Publication date unknown). |
| VSC-13 A Verilog Compiler, Chronologic Simulation, johna@chronologic.com. (Publication date known). |
| "Addressing the Systems-inSilicon Verification Challenge", The Siliconization Opportunity, Cadence Design Systems (Publication date unknown). |
| "NC--Verilog Simulator", Cadence Design Systems. (Publication date unknown). |
| Book entitled Digital Systems Testing and Testable Design by Miron Abramovici, Melvin A. Breuer and Arthur D. Friedman published by Computer Science Press (1990), pp. 20-35. |