Claims
- 1. A flash memory device having a plurality of dual bit memory devices formed from an ONO stack layer, the plurality of dual bit memory devices being adapted to operate in a single bit mode, the device comprising:a portion of memory formed in the ONO stack layer, the portion of memory having a plurality of dual bit memory cells formed as rows and columns, the rows and columns further comprising a first set and a last set of dummy columns; a plurality of wordlines connecting respective rows of memory cells; and a plurality of bitlines connecting respective columns of memory cells wherein the first set and last set of dummy column of cells are connected in the respective rows and columns as other cells in the block of memory.
- 2. The device of claim 1, the portion of memory being a block of memory.
- 3. The device of claim 1, the portion of memory being a sector of memory.
- 4. The device of claim 1, the portion of memory being an array of memory.
- 5. The device of claim 1, the first set of dummy columns having a first column at an end of the portion of memory and a second column near an active column of the portion of memory wherein the first column is grounded during normal operation of the portion of memory and the second column is floated during normal operation of the portion of memory.
- 6. The device of claim 1, the last set of dummy columns having a first column at an end of the portion of memory and a second column near an active column of the portion of memory wherein the first column is grounded during normal operation of the portion of memory and the second column is floated during normal operation of the portion of memory.
- 7. The device of claim 1, the first and last set of dummy columns receiving a dummy pulse during normal verify and erase operations.
- 8. A method for making a flash memory device having a plurality of dual bit memory devices formed from an ONO stack layer, the plurality of dual bit memory devices being adapted to operate in a single bit mode, comprising:forming a portion of memory in the ONO stack layer, the portion of memory having a plurality of dual bit memory cells formed as rows and columns, the rows and columns further comprising a first set and a last set of dummy columns; forming a plurality of wordlines connecting respective rows of memory cells; and forming a plurality of bitlines connecting respective columns of memory cells wherein the first set and last set of dummy column of cells are connected in the respective rows and columns as other cells in the block of memory.
- 9. The method of claim 8, the portion of memory being a block of memory.
- 10. The method of claim 8, the portion of memory being a sector of memory.
- 11. The method of claim 8, the portion of memory being an array of memory.
- 12. The method of claim 8, the first set of dummy columns having a first column at an end of the portion of memory and a second column near an active column of the portion of memory wherein the first column is grounded during normal operation of the portion of memory and the second column is floated during normal operation of the portion of memory.
- 13. The method of claim 8, the last set of dummy columns having a first column at an end of the portion of memory and a second column near an active column of the portion of memory wherein the first column is grounded during normal operation of the portion of memory and the second column is floated during normal operation of the portion of memory.
- 14. The method of claim 8, the first and last set of dummy columns receiving a dummy pulse during normal verify and erase operations.
CROSS REFERENCE TO RELATED APPLICATIONS
This application claims the benefit of U.S. Provisional Patent Application Serial No. 60/265,277, filed Jan. 31, 2001, entitled SINGLE BIT ARRAY EDGES.
US Referenced Citations (17)
Foreign Referenced Citations (1)
Number |
Date |
Country |
02000286350 |
Oct 2000 |
JP |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/265277 |
Jan 2001 |
US |