Acosta et al., "An Instruction Issuing Approach to Enhancing Performance in Multiple Functional Unit Processors," IEEE Transactions on Computers, vol. C-35, No. 9, Sep. 1986. |
IBM Technical Disclosure Bulletin, entitled "Condition Code and Branch Architecture for High Performance Processors", vol. 25, No. 1, Jun. 1982, pp. 136-137. |
IBM Technical Disclosure Bulletin, "Condition Code Facility", vol. 29, No. 7, Dec. 1986, pp. 3176-3177. |
IBM Technical Disclosure Bulletin, entitled "Multiple Queued Condition Codes", vol. 31, No. 2, Jul. 1988, pp. 294-296. |
Proceedings of the 2nd International Conference on Architectural Support for Programming Languages and Operating Systems, Palo Alto, Calif., 5th-8th Oct., 1987, pp. 199-204 by J. E. Smith et al, "The ZS-1 Central Processor". |
IBM Technical Disclosure Bulletin, T. Agerwala, vol. 25, No. 1, Jun. 1982, "Improved Condition Code and Branch Handling for Model 91-Like Implementation of the IBM System/370 Architecture", pp. 134-135. |
"Streamlined Instruction Processor, User's Manual", AM29000, copyright 1987 Advanced Micro Devices, pp. 3-30 thru 3-32. |
"Reduced Instruction Set Computer (RISC) User's Manual", MC88100, Motorola Microprocessor Group, pp. 1-11 thru 1-12. |
"The Architecture of Pipelined Computers", Peter Kogge. Sections 4.2.3 and 6.3.3. |