Claims
- 1. A charge coupled random access memory array comprising:
- a semiconductor body having therein an impurity of a first conductivity type,
- a plurality of charge couple memory cells arranged in columns and rows on said body,
- bit lines extending in the column direction, each bit line in operative relation to a column of said cells,
- word lines extending in the row direction, each word line in operative relation to a row of said cells,
- each of said cells comprised of a first region in said semiconductor body having embodied therein an impurity of a second opposite conductivity type, said first region of said cell in operative electrical connection with one of said bit lines,
- a second region in said body in adjacent lateral relationship to said first region in the row direction,
- a third region in said body in adjacent lateral relationship to said second region, and spaced from said first region by said second region, said third region spaced from the first region of the adjacent memory cell,
- a surface layer of dielectric material overlying at least said second region and said third region,
- means associated with said dielectric layer providing said second region with a first predetermined threshold voltage, and said third region with a second threshold voltage less in absolute magnitude than said first predetermined threshold voltage,
- a single conductive electrode on said surface layer of dielectric material and extending over said second and third regions in superimposed relation and in operative electrical connection with one of said word lines,
- said single electrode having a first portion over said second region of said body, and a second portion over said third region of said body,
- a means of applying at least two voltage levels to said conductive electrode to control the storage of charges in, and flow of charges to, said third region, the first of said voltage levels applied to said conductive electrode is of an absolute magnitude less than said first predetermined threshold voltage of said second region, but equal to or greater than said second threshold voltage of said third region, thereby inverting only said third region for charge storage capability,
- the second of said voltage levels of an absolute magnitude equal to or greater than said first predetermined threshold voltage of said second region thereby inverting both of said second and third regions for charge flow capability.
- 2. A charge-coupled random access memory array as recited in claim 1 and comprising
- means for sensing the charge stored in said third region.
- 3. A charge-coupled random access memory array as recited in claim 1 and comprising
- an insulating layer extending between said electrode and said semiconductor body,
- said insulating layer having a predetermined thickness between said electrode and said second region,
- said insulating layer having between said electrode and said third region a thickness less than said predetermined thickness.
- 4. A charge-coupled random access memory array as recited in claim 3 wherein
- said insulating layer comprises silicon dioxide.
- 5. A charge-coupled random access memory array as recited in claim 4 and comprising:
- means for sensing the charge stored in said third region.
- 6. A charge coupled random access memory array as recited in claim 1 comprising
- a preamplifier and a sense amplifier connected to each of said bit lines,
- a decoder connected to said preamplifiers,
- a word driver connected to each of said word lines, and
- a decoder connected to said word drivers.
Parent Case Info
This is a continuation, of application Ser. No. 159,860 filed July 6, 1971, now abandoned.
US Referenced Citations (3)
Continuations (1)
|
Number |
Date |
Country |
Parent |
159860 |
Jul 1971 |
|