The present invention is related to field effect transistors, and related more particularly to majority carrier field effect transistors fabricated using silicon-on-insulator (SOI) complimentary metal-oxide-semiconductor (CMOS) processes.
As the size of metal-oxide-semiconductor (MOS) transistors continue to shrink and the current levels in the circuits designed with these devices is reduced, these circuits become more susceptible to Single Event Effects (SEEs) from ionizing radiation, such as high energy heavy ion hits, high energy protons or neutrons, or x-ray or gamma ray pulses.
To illustrate,
According to one embodiment of the invention, a field effect transistor may comprise a source region of a first doping type embedded in a thin semiconductor layer, a drain region of the first doping type embedded in the thin semiconductor layer, and a channel region of the first doping type embedded in the thin semiconductor layer. The channel region may be disposed so that a first end of the channel region contacts the source region and a second end of the channel region contacts the drain region. The device may further comprise an insulating layer disposed above the channel region and a gate region disposed above the insulating layer, wherein applying electrical potential to the gate region controls the flow of charge in the channel region.
According to another embodiment of the invention, a majority carrier device may comprise a silicon-on-insulator thin semiconductor layer and a continuous, elongated region of a first doping type embedded at a surface of the thin semiconductor layer. Further, a source contact may comprise one end of the region, and a drain contact may comprise an opposite end of the region. A channel may join the source contact and the drain contact. An insulator may be disposed above the channel, and a gate may be disposed above the insulator, such that the gate may modulate the channel.
According to yet another embodiment of the invention, a majority carrier field effect transistor may comprise a source region, having a dopant concentration of n-type doping, embedded in a thin semiconductor layer; a drain region, having a dopant concentration of n-type doping, embedded in the thin semiconductor layer; and a channel region, having a dopant concentration of n-type doping, embedded in the thin semiconductor layer. The channel region may be disposed so that a first end of the channel region contacts the source region and a second end of the channel region contacts the drain region. Further, the dopant concentration of the channel region may be less than the doping concentration of the source region and the dopant concentration of the drain region. An insulating layer may be disposed above the channel region, and a polysilicon gate region may be disposed above the insulating layer. A second insulating layer of buried oxide may be disposed beneath the thin semiconductor layer. Applying electrical potential to the gate region may cause charge to flow in the channel region.
These as well as other features and advantages will become apparent to those of ordinary skill in the art by reading the following detailed description, with appropriate reference to the accompanying drawings.
a is a diagram showing an n-type majority carrier field effect transistor fabricated with an SOI CMOS process, according to an embodiment of the present invention.
b is a diagram showing the effect of a particle strike on an embodiment of the present invention.
a is a diagram showing an n-type majority carrier field effect transistor device 300 fabricated with an SOI CMOS process, according to an embodiment of the present invention. Device 300 may comprise a thin semiconductor layer 302, which is above an insulating layer 304. Thin semiconductor layer 302 may be silicon, polysilicon, amorphous silicon, single crystal silicon, or any other suitable material or semiconductor. Insulating layer 304 may be a buried oxide layer and may advantageously minimize back-gating effects in device 300. A silicon or other semiconductor substrate 301 may be disposed beneath insulating layer 304.
Device 300 may have a source 306 connected to a drain 308 by a channel 310. Channel 310 may be of different dimensions than source 306 and drain 308. Source 306 and drain 308 may share a doping type and may have approximately the same dopant concentration. In
Device 300 may further comprise a second insulating layer 312 disposed above channel 310. Second insulating layer 312 may be made of oxide and may be substantially thicker than insulating layer 304. Second insulating layer 312 may run the entire length of channel 310 and may overlap source 306 and drain 308. Above second insulating layer 312 may be disposed a gate 314. Gate 314 may be of the same doping type as source 306 and drain 308, here represented as N+. Gate 314 may be made of a conductor or other appropriate material.
Channel 310 may not be height-matched to source 306 and drain 308. For example, channel 310 may not extend as far up from insulating layer 304 as source 306 and drain 308. In that embodiment, insulating layer 312 would be thicker over channel 310 than shown in
Device 300 may operate similarly to a junction field effect transistor (JFET) or a Metal Schottky gate field effect transistor (MESFET). For example, gate 314 may modulate channel 310. The lower dopant concentration of channel 310, relative to that of source 306 and drain 308, may allow gate 314 to modulate channel 310 without modulating source 306 or drain 308. Unlike that of a JFET or a MESFET, gate 314 of device 300 is insulated, and no p-n junctions are present in device 300.
b is a diagram showing the effect of a particle strike on an embodiment of the present invention. Unlike the typical MOSFET device, in which a parasitic bipolar transistor is activated upon a strike as shown in
Thus, device 300 may be less susceptible to SEE hits than standard CMOS devices. Such lower susceptibility could be represented by a graph like that shown in
Similar to the n-type transistor device 300 shown in
Device 400, like device 300, may have a source 406 connected to a drain 408 by a channel 410. Source 406 and drain 408 may share a doping type and may have approximately the same dopant concentration. In
Device 400 may further comprise a second insulating layer 412 disposed above channel 410. Second insulating layer 412 may be made of oxide and may be substantially thicker than insulating layer 404. Second insulating layer 412 may run the entire length of channel 410 and may overlap source 406 and drain 408. Above second insulating layer 412 may be disposed a gate 414. Gate 414 may be of the same doping type as source 406 and drain 408, here represented as P+. Gate 314 may be made of a conductor or other appropriate material.
Channel 410 may not be height-matched to source 406 and drain 408. For example, channel 410 may not extend as far up from insulating layer 404 as source 406 and drain 408. In that embodiment, insulating layer 412 would be thicker over channel 410 than shown in
Device 400 may display a similar hardening to SEEs as device 300. For example, upon a particle strike to channel 410, device 400 may operate like a resistor, rather than as a parasitic bipolar transistor, as may occur with a typical MOSFET device.
Device 300 may have a faster and higher gain than device 400 and a better frequency response than device 400. This may be due to the greater mobility of the majority carriers of device 300, electrons, compared to the majority carriers of device 400, holes. These devices, however, are suitable for use in CMOS architectures, and circuits could be fabricated using both n-type majority carrier field effect transistors, similar to device 300, and p-type majority carrier field effect transistors, similar to device 400, in complementary layouts.
The fabrication of this device may be integrated in an SOI CMOS process. These device may be fabricated in a thin (several thousand angstrom thick) single crystal region over a buried oxide (typically several thousand angstrom thick).
It should be understood, however, that this and other arrangements and embodiments described herein are set forth for purposes of example only, and other arrangements and elements (e.g., machines, interfaces, functions, and orders of elements) can be added or used instead and some elements may be omitted altogether. Further, as in most circuits, those skilled in the art will appreciate that many of the elements described herein are functional entities that may be implemented as discrete components or in conjunction with other components, in any suitable combination and location. For example, an exemplary device may be fabricated using different processes or materials to yield similar results, and may be one component in a larger functional arrangement, not shown in the Figures.
This application claims priority to U.S. Provisional Application No. 61/036,355, “Single Event Transient Hardened Majority Carrier Field Effect Transistor Fabricated in an SOI CMOS Process,” filed Mar. 13, 2008, the entirety of which is incorporated by reference herein.
The U.S. government may have certain rights in this invention pursuant to government contract number NRO000-07-C-0034.
Number | Date | Country | |
---|---|---|---|
61036355 | Mar 2008 | US |