1. Technical Field
The present invention relates to memory circuits in general, and in particular to static random access memory circuits. Still more particularly, the present invention relates to single event upset hardened static random access memory cells.
2. Description of Related Art
Static random access memories (SRAMs) that employ conventional six-transistor memory cells are commonly utilized in electronic devices for storing information. In certain environments, such as satellite orbital space, in which the level of radiation is relatively intense, SRAMs are more susceptible to single event upsets (SEUs) or soft errors.
Generally speaking, SEUs are caused by electron-hole pairs created by, and travelling along the path of, a single energetic particle as it passes through memory cells such as SRAM cells. A critical charge is the minimum amount of electrical charge required to change the logic state of an SRAM cell. Should the energetic particle generate a critical charge within a storage node of an SRAM cell, the logic state of the SRAM cell will be upset.
In accordance with a preferred embodiment of the present invention, a single event upset (SEU) hardened memory cell includes a first transistor, a second transistor and a first resistor connected between a source of the first transistor and a drain of the second transistor. The SEU hardened memory cell also includes a third transistor, a fourth transistor and a second resistor connected between a source of the third transistor and a drain of the fourth transistor. The first resistor is also connected between a gate of the third transistor and the drain of the second transistor. The second resistor is also connected between a gate of the first transistor and the drain of the fourth transistor.
In accordance with a preferred embodiment of the present invention, a single event upset (SEU) hardened memory cell includes a first inverter and a second inverter connected to each other in a cross-coupled manner. The SEU hardened memory cell also includes a first resistor, a second resistor and a capacitor. The first resistor is connected between the source of a first transistor and the drain of a second transistor within the first inverter. The second resistor is connected between the source of a first transistor and the drain of a second transistor within the second inverter.
All features and advantages of the present invention will become apparent in the following detailed written description.
The invention itself, as well as a preferred mode of use, further objects, and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
a is a circuit diagram of an SEU-hardened SRAM cell, in accordance with a preferred embodiment of the present invention;
b is a circuit diagram of an SEU-hardened SRAM cell, in accordance with a second embodiment of the present invention;
c is a circuit diagram of an SEU-hardened SRAM cell, in accordance with a third embodiment of the present invention; and
Referring now to the drawings and in particular to
During operation, the voltages of nodes S1 and S2 are logical complements of one another, due to the cross-coupling of inverters 17 and 18. When wordline WL is energized by the row decoder according to the row address received, pass transistors 15 and 16 will be turned on, coupling nodes S1 and S2 to bit lines BL and
The logic state of SRAM cell 10 can be changed by a single event upset (SEU) in many ways. For example, if a single energetic particle, such as an alpha particle, strikes the drain of transistor 11 of inverter 17, electrons will diffuse towards a power supply Vdd of inverter 17, and holes collected at the drain will change the output voltage of inverter 17 at node S1 from a logic low to a logic high when transistor 12 is on and transistor 11 is off. However, if the alpha particle strikes the drain of transistor 12 of inverter 17, holes will drift towards ground, and electrons collected at the drain will change the output voltage of inverter 17 at node S1 from a logic high to a logic low when transistor 11 is on and transistor 12 is off.
With reference now to
In order to harden SRAM cell 20 from SEUs, a resistor Rx is included between transistor 21 and transistor 22, and a resistor Ry is included between transistor 23 and 24. Specifically, resistor Rx is connected between a source of transistor 21 and a drain of transistor 22 within inverter 27. Similarly, resistor Ry is connected between a source of transistor 23 and a drain of transistor 24 within inverter 28.
Referring now to
Capacitor Cm is preferably made of metal-insulator-metal (MIM) because it occupies less physical area. However, capacitor Cm may be constructed with materials other than aluminum and a dielectric insulator. Other structures that may be used for capacitor Cm include poly-poly capacitors, trench capacitors, etc. In addition, capacitor Cm can be physically placed, for example, above transistors 21-24 in a vertical dimension in order to share the same silicon footprint with transistors 21-24.
MIM capacitor Cm provides positive feedback during an SEU event on a positively biased drain of one of transistors 22 or 24 storing a “1” in SRAM cell 20. For example, when node n1 is temporarily discharged (grounded) by an SEU event while a “0” is momentarily coupled to node n2, reinforcing or maintaining the original state of the latched circuit until recombination occurs and the transient dissipates.
With reference now to
As has been described, the present invention provides a SEU-hardened memory cell to be utilized in SRAMs. The present invention may be implemented in a variety of apparatuses having an SRAM. For example, referring now to
Memory device 60 includes a sense amplifier 63 and a memory cell array 61. Array 61 includes a number of wordlines, WL-1 through WL-m, and a number of bit line pairs, BL-1 through BL-n (and
Memory device 60 reads and writes data for electronic system 70. For example, in order to read a value from SRAM cell 20-11 in a read operation, electronic system 70 provides the address of SRAM cell 20-11 to row decoder 64 over address lines 67. Electronic system 70 also provides control signals to control circuit 62 over control lines 68. Control circuit 62 provides signals to sense amplifier 63 that causes an equilibrate circuit (not shown) within sense amplifier 63 to equilibrate the voltages on bit lines BL-1 and
With the charge on bit line pair, sense amplifier 63 next detects the logic state of SRAM cell 20-11. Column decoder 65 receives the column address of the selected cell from electronic system 70. Column decoder 65 identifies the appropriate bit line pair for sense amplifier 63 to use in reading the value from SRAM cell 20-11. Sense amplifier 63 senses and amplifies the differential voltage across the bit line pair and thus produces high and low logic levels on complementary nodes of sense amplifier 63 that correspond to the states of the sensed bit line pair. These voltage levels are passed to electronic system 70 by input/output circuit 66 via input/output lines 69.
In a write operation, electronic system 70 provides data to be written to, for example, SRAM cell 20-11 over input/output lines 69 to input/output circuit 67. Column decoder 65 receives the column address from electronic system 70 via address lines 67 to select the appropriate bit line pair for the selected SRAM cell. Sense amplifier 63, under the control of control circuit 62, forces the bit line pair for SRAM cell 20-11 to complementary high and low logic levels based on the data to be stored in SRAM cell 20-11. Row decoder 64 receives an address from electronic system 70 over address line 67 that indicates the appropriate wordline to activate for this store operation. In this process, the high and low logic levels for sense amplifier 63 are translated to appropriate voltage levels for SRAM cell 20-11.
While the invention has been particularly shown and described with reference to a preferred embodiment, it will be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the invention.
The present application claims priority under 35 U.S.C. §119(e)(1) to provisional application No. 60/891,246 filed on Feb. 23, 2007, the contents of which are incorporated herein by reference.
The present invention was made with United States Government support under contract number DTRA01.03.D.0007.0001 awarded by the Defense Threat Reduction Agency. The United States Government has certain rights in the present invention.
Number | Name | Date | Kind |
---|---|---|---|
4130892 | Gunckel, II et al. | Dec 1978 | A |
4725981 | Rutledge | Feb 1988 | A |
4797804 | Rockett, Jr. | Jan 1989 | A |
4805148 | Diehl-Nagle et al. | Feb 1989 | A |
4809226 | Ochoa, Jr. | Feb 1989 | A |
4833644 | Plus et al. | May 1989 | A |
4912675 | Blake et al. | Mar 1990 | A |
4956814 | Houston | Sep 1990 | A |
5018102 | Houston | May 1991 | A |
5046044 | Houston et al. | Sep 1991 | A |
5053848 | Houston et al. | Oct 1991 | A |
5206533 | Houston | Apr 1993 | A |
5307142 | Corbett et al. | Apr 1994 | A |
5310694 | Houston | May 1994 | A |
5406107 | Yamaguchi | Apr 1995 | A |
5438537 | Sasaki | Aug 1995 | A |
5525923 | Bialas, Jr. et al. | Jun 1996 | A |
5572460 | Lien | Nov 1996 | A |
5572461 | Gonzalez | Nov 1996 | A |
5631863 | Fechner et al. | May 1997 | A |
5801396 | Chan et al. | Sep 1998 | A |
5905290 | Houston | May 1999 | A |
6058041 | Golke et al. | May 2000 | A |
6111780 | Bertin | Aug 2000 | A |
6259643 | Li | Jul 2001 | B1 |
6271568 | Woodruff et al. | Aug 2001 | B1 |
6369630 | Rockett | Apr 2002 | B1 |
6510076 | Lapadat et al. | Jan 2003 | B1 |
6717233 | Haddad et al. | Apr 2004 | B1 |
6822894 | Costello et al. | Nov 2004 | B1 |
6847543 | Toyoda et al. | Jan 2005 | B2 |
6975532 | Kosonocky et al. | Dec 2005 | B1 |
6992916 | Liaw | Jan 2006 | B2 |
7200031 | Liu et al. | Apr 2007 | B2 |
7326919 | Atsuta et al. | Feb 2008 | B2 |
7468904 | Lawson et al. | Dec 2008 | B2 |
7719887 | Cannon et al. | May 2010 | B2 |
7768810 | McCollum | Aug 2010 | B2 |
7876602 | Lawrence et al. | Jan 2011 | B2 |
20020024098 | Eimori | Feb 2002 | A1 |
20040140527 | Furuya et al. | Jul 2004 | A1 |
20040165418 | Lesea | Aug 2004 | A1 |
20060102957 | Liaw | May 2006 | A1 |
20060133134 | Doyle et al. | Jun 2006 | A1 |
Number | Date | Country |
---|---|---|
0432846 | Jun 1991 | EP |
Number | Date | Country | |
---|---|---|---|
60891246 | Feb 2007 | US |