Claims
- 1. A single polysilicon layer Electrically Erasable Programable Read Only Memory (EEPROM) device comprising:
a source region; a drain region; and a polysilicon layer further comprising;
a floating gate comprising at least one polysilicon finger operatively coupling the source region and drain region; and a control gate comprising at least one polysilicon finger capacitively coupled to the floating gate.
- 2. An EEPROM device according to claim 1 wherein the one or more floating gate polysilicon fingers are substantially parallel to the one or more control gate polysilicon fingers.
- 3. An EEPROM device according to claim 1 further comprising a field oxide layer underlying the polysilicon layer.
- 4. An EEPROM device according to claim 1 wherein the polysilicon layer consists of material greater than about 75 Angstroms in thickness.
- 5. An EEPROM device according to claim 1 wherein the polysilicon layer consists of material about 90 Angstroms in thickness.
- 6. An EEPROM device according to claim 1 further comprising:
a plurality of electrically connected floating gate fingers; and a plurality of electrically connected control gate fingers capacitively coupled to the floating gate fingers.
- 7. An EEPROM device according to claim 1 further comprising:
a floating gate finger; and a plurality of electrically connected control gate fingers capacitively coupled to the floating gate finger.
- 8. An EEPROM device according to claim 1 further comprising:
a plurality of electrically connected floating gate fingers; and a control gate finger capacitively coupled to the floating gate fingers.
- 9. An Electrically Erasable Programable Read Only Memory (EEPROM) device comprising:
a source region; a drain region; a polysilicon layer further comprising;
a floating gate comprising at least one polysilicon finger operatively coupling the source region and drain region; a control gate comprising at least one polysilicon finger capacitively coupled to the floating gate wherein the control gate and floating gate fingers are substantially parallel to one another; and a field oxide layer underlying the polysilicon layer.
- 10. An EEPROM device according to claim 9 further comprising:
a plurality of electrically connected floating gate fingers; and a plurality of electrically connected control gate fingers capacitively coupled to the floating gate fingers.
- 11. An EEPROM device according to claim 9 further comprising:.
a floating gate finger; and a plurality of electrically connected control gate fingers capacitively coupled to the floating gate finger.
- 12. An EEPROM device according to claim 9 further comprising:
a plurality of electrically connected floating gate fingers; and a control gate finger capacitively coupled to the floating gate fingers.
- 13. An EEPROM device according to claim 9 wherein the polysilicon layer consists of material greater than about 75 Angstroms in thickness.
- 14. An EEPROM device according to claim 9 wherein the polysilicon layer consists of material about 90 Angstroms in thickness.
- 15. A method of making an Electrically Erasable Programable Read Only Memory (EEPROM) device comprising the steps of:
forming a source region and a drain region; forming a floating gate operatively coupling the source region with the drain region; forming a control gate capacitively coupled to the floating gate; wherein the floating gate and control gate are configured to provide capacitance sufficient for controlling the floating gate for writing and erasing the device.
- 16. The method of making a EEPROM device according to claim 15 wherein the steps of forming a floating gate and forming a control gate further comprises the step of forming the floating gate and control gate from a single layer of polysilicon.
- 17. The method of making a EEPROM device according to claim 15 wherein the step of forming a floating gate and forming a control gate further comprises the step of forming substantially parallel polysilicon fingers
- 18. The method of making a EEPROM device according to claim 15 further comprising the step of forming a field oxide layer to underlie the floating gate and control gate.
- 19. The method of making a EEPROM device according to claim 16 wherein the step of forming a single polysilicon layer further comprises the step of ensuring polysilicon layer thickness of greater than about 75 Angstroms.
- 20. The method of making a EEPROM device according to claim 16 wherein the step of forming a single polysilicon layer further comprises the step of ensuring polysilicon layer thickness of about 90 Angstroms.
- 21. The method of making a EEPROM device according to claim 15 wherein the steps are performed using standard Complementary Metal Oxide Semiconductor (CMOS) processing techniques.
PRIORITY DATE
[0001] This application claims the benefit of U.S. Provisional Application No. 60/343,632, field Dec. 28, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60343632 |
Dec 2001 |
US |