This application claims the priority of Korean Patent Application No. 2003-40099, filed on Jun. 20, 2003, in the Korean Intellectual Property Office, the disclosure of which is incorporated herein in its entirety by reference.
1. Field of the Invention
The present invention relates to a driver used with a display panel and a method of designing the same, and more particularly, to a single-sided driver used with a display panel and a method of designing the same, in which a single-sided panel driver circuit generates driving voltages required for both X and Y axes electrodes of the display panel.
2. Description of the Related Art
A plasma display panel (PDP) is a next-generation flat panel display device that uses plasma generated by gas discharging to display text or images. In a PDP, several hundreds of thousands to several millions of pixels, depending on the size of the PDP, are arranged in the form of matrices.
Sequences for driving the PDP are divided into a reset period, an address period, and a sustain period. The reset period is for eliminating a record of a display by discharging all cells as well as eliminating wall charges. The address period is for selecting cells to be discharged, and establishing address discharging in those cells, using combinations of row/column electrodes of the panel. The sustain period is for displaying images by repeatedly sustaining discharging and recovering energy only at cells that establish wall charges by the address discharging.
In the conventional art, in order to display images on the PDP, switching operations are determined based on an address display separation (ADS) method. In the PDP of
However, the conventional PDP driver system described above with reference to
The present invention provides a single-sided driver used with a display panel and a method of designing the same, in which the single-sided driver generates driving voltages that are required for both X and Y axes electrodes.
Additional aspects and advantages of the invention will be set forth in part in the description which follows and, in part, will be obvious from the description, or may be learned by practice of the invention.
The foregoing and/or other aspects of the present invention are achieved by providing a single-sided driver used with a display panel, the single-sided driver comprising a single-sided driver circuit having predetermined circuit elements including energy accumulation elements and switching elements, and establishing current flow paths to generate predetermined driving voltage waveforms required for both X and Y axes electrodes, according to predetermined switching sequences to drive the display panel.
In an aspect of this embodiment, the single-sided driver circuit is designed to repeatedly supply zero voltage and +/− multi-level voltages that are symmetric with respect to the zero voltage (0V), across the X and Y axes electrodes of the display panel, during a sustain discharge period.
In another aspect of this embodiment, a source voltage to be supplied to the single-sided driver circuit is set to be twice as much as a voltage that is supplied to the display panel during a gas discharge mode in the sustain discharge period.
In another aspect of this embodiment, the single-sided driver circuit comprises: an isolation and reset circuit which isolates an energy recovery path and establishes a current flow path to generate reset voltage waveforms that are supplied to both the X and Y axes electrodes, so as to eliminate wall charges in the display panel, during a reset period; a scan pulse generation circuit which establishes a current flow path to generate address discharging voltage waveforms to be supplied to the X and Y axes electrodes so as to generate wall charges in the display panel during an address period; a sustain driver circuit which establishes charging/discharging paths to charge/discharge the display panel according to the predetermined switching sequences to drive the display panel during a sustain discharge period, and establishes a current flow path to generate the reset voltage waveform and the address discharging voltage waveforms during the reset period and an address period, respectively, in combination with the isolation and reset circuit and the scan pulse generation circuit.
In yet another aspect of this embodiment, the sustain driver circuit comprises a capacitor with greater capacitance than the display panel on the charging/discharging path.
In yet another aspect of this embodiment, the capacitor is set to be charged with a voltage supplied to the display panel during a gas discharge mode in the sustain discharge period.
In yet another aspect of this embodiment, the sustain driver circuit further comprises an energy recovery circuit which recovers energy discharged from the display panel by way of an LC resonant circuit, and dispatches the recovered energy back to the display panel.
In yet another aspect of this embodiment, the sustain driver circuit is designed to have a capacitor clamp-type multi-level converting circuit structure.
In still another aspect of this embodiment, the capacitor clamp-type multi-level converting circuit structure is designed by: connecting a plurality of capacitors in series; connecting one end of the series of the capacitors to ground, and supplying a source voltage to the other end of the series of capacitors; and connecting switching elements to connection nodes of the capacitors, wherein the structure enables zero voltage and +/− multi-level voltages with respect to the zero voltage to be repeatedly supplied to the display panel during the sustain period, by changing current flow paths according to the predetermined switching sequences to drive the display panel.
In yet another aspect of this embodiment, the sustain driver circuit comprises: a block of energy accumulation elements in which first, second, third, and fourth capacitors CX1, CX2, CY1 and CY2 are connected in series, and an end of the series, i.e., a free end of the first capacitor CX1, is connected to ground, and the other end of the series, i.e., a free end of the fourth capacitor CY2, is connected to a source voltage for the sustain driver circuit; first and second inductors L1 and L2 which are used to accumulate energy discharged from the X and Y axes electrodes of the display panel, in combination with the block of energy accumulation elements; a first switching block connected between a connection node of the first and second capacitors CX1 and CX2, and the second inductor L2, which includes a plurality of switching elements Xr and Xf, and a plurality of diodes D3 and D4 and drives current to flow along an LC resonant circuit path via the second inductor L2 during the charge/discharge mode for the X-axis electrode of the display panel; a second switching block connected between a connection node of the third and fourth capacitors CY1 and CY2 and the first inductor L1, which includes a plurality of switching elements Yr and Yf, and a plurality of diodes D1 and D2, and drives current to flow along an LC resonant circuit path via the first inductor L1 during the charge/discharge mode for the Y-axis electrode of the display panel; a third switching block to establish a current flow path to separately generate predetermined voltage waveforms that are required for the X and Y axes electrodes of the display panel according to the predetermined switching sequences to drive the display panel, by connecting a first and second switching elements XL and XH, and third and fourth switching elements YL and YH in series, respectively, locating a diode DX between the second and third switching elements XH and YL, connecting a free end of the first switching element XL to ground, and connecting a free end of the fourth switching element YH to the source voltage for the sustain driver circuit, connecting a connection node of the first and second switching elements XL and XH to the second inductor L2 and the X-axis electrode of the display panel, connecting a connection node of the third and fourth switching elements YL and YH to the first inductor L1, and connecting a connection node of the second and third capacitors CX2 and CY1 to a connection node of the diode DX and the third switching element YL; and a capacitor CSTG which is located between the connection node of the third and fourth switching elements YL and YH and the isolation and reset circuit.
In yet another aspect of this embodiment, the isolation and reset circuit comprises an isolation circuit which includes a diode DY and a switching element YP, connected between the sustain driver circuit and the scan pulse generation circuit, so as to isolate the scan pulse generation circuit from the energy recovery circuit included in the sustain driver circuit during the reset period, according to a predetermined reset switching sequence; and a reset circuit which is used to separately generate reset voltage waveforms for the X and Y axes electrodes according to the predetermined switching sequences to drive the display panel by connecting a switching element Yfr between a connection node of the scan pulse generation circuit and the isolation circuit, and the ground, connecting a diode D5 and a switching element Yrr in series between the connection node of the scan pulse generation circuit and the isolation circuit and a first reset source voltage, and connecting a switching element Xe between the X-axis electrode and a second reset source voltage.
The foregoing and/or other aspects of the present invention are also achieved by providing a method of designing a single-sided driver circuit to drive a display panel, the method comprising: constructing the single-sided driver circuit including predetermined circuit elements having energy accumulation elements and switching elements, wherein the circuit elements are arranged so as to establish current flow paths to generate predetermined driver voltage waveforms that are required for X and Y axes electrodes of the display panel according to predetermined switching sequences to drive the display panel.
In an aspect of this embodiment, the circuit elements are arranged so as to supply zero voltage and +/− multi-level voltages that are symmetric with respect to the zero voltage to the display panel during a sustain discharge period, in the predetermined switching sequences to drive the display panel.
In another aspect of this embodiment, a voltage to be supplied to the single-sided driver circuit is set to be twice as much as a voltage to be supplied to the display panel during a gas discharging mode in a sustain discharge period.
In yet another aspect of this embodiment, the single-sided driver circuit is designed to have a capacitor clamp-type multi-level converting circuit structure.
In yet another aspect of this embodiment, the capacitor clamp-type multi-level converting circuit structure is designed by: connecting a plurality of capacitors in series; connecting the series of the capacitors between ground and a source voltage to be supplied to a sustain driver circuit; connecting each of connection nodes of the capacitors to each of switching elements; and repeatedly supplying zero voltage, and +/− multi-level voltages that are symmetric with respect to the zero voltage, to the display panel during a sustain discharge period, by changing current flow paths according to the predetermined switching sequences to drive the display panel.
These and other aspects and advantages of the present invention will become apparent and more readily appreciated from the following description of the embodiments, taken in conjunction with the accompanying drawings of which:
Reference will now be made in detail to the embodiments of the present invention, examples of which are illustrated in the accompanying drawings, wherein like reference numerals refer to the like elements throughout. The embodiments are described below in order to explain the present invention by referring to the figures.
Referring to
A circuit including MOSFET switches XL XH YL and YH is called a sustain switching circuit.
In this embodiment of the present invention, a circuit including the energy recovery circuit, the sustain switching circuit and a capacitor CSTG is called a sustain driver circuit.
A MOSFET switch Yp and a diode DY are used to cut off a ramp voltage that is generated during a reset period from the energy recovery circuit. Accordingly, a circuit including the MOSFET switch Yp and the diode DY is called an isolation circuit, for convenience.
A circuit including MOSFET switches Yff, Yfr, and Xe, and a diode D5, is called a reset circuit.
Finally, a circuit including a scan driver IC and MOSFET switches YSP and YSC is called a scan pulse generation circuit.
Designing the circuit of
1. The sustain driver circuit establishes current flow paths to repeatedly supply zero voltage (0V), and +VS and −VS voltages that are symmetric with respect to 0V, across X and Y axes electrodes during a sustain discharge period.
2. A source voltage to be supplied to the single-sided driver circuit according to the present invention is set to twice as much as VS that is supplied to the display panel in a gas discharge mode during the sustain discharge period. That is, the source voltage is set to 2VS.
3. The single-sided driver circuit according to
4. The sustain driver circuit according to
5. The sustain driver circuit according to
6. The sustain driver circuit according to
7. The isolation circuit according to the present invention includes a diode DY and a switching element YP, which are located between the sustain driver circuit and the scan pulse generation circuit, to cut off the scan pulse generation circuit from the energy recovery circuit that is contained in the sustain driver circuit, according to a predetermined reset switching sequence, during the reset period.
The reset circuit separately generates reset voltage waveforms for the X and Y axes electrodes according to the switching sequences to drive the display panel, by connecting a switching element Yfr between a connection node of the scan pulse generation circuit and the isolation circuit, and the ground, connecting a diode D5 and a switching element Yrr in series between the connection node of the scan pulse generation circuit and the isolation circuit, and a first reset voltage source VSET, and connecting a switching element Xe between the X axis electrode and a second reset voltage source Ve.
The following assumptions are made in analyzing circuit operations:
1. Before the sustain discharge period, the capacitor CSTG has been charged with voltage +VS in advance. One way of charging the capacitor CSTG with the voltage +VS is to use a separate charging circuit (not shown). Even without the separate charging circuit, a square voltage of +2VS with a 50% duty rate is supplied to the capacitor CSTG during the sustain period, so that the capacitor CSTG can naturally be charged with +VS after several frames.
2. All of the energy MOSFET switches are ideal with “0” switching loss.
3. All of the capacitors CX1, CX2, CY1 and CY2 have the same capacitance.
4. The capacitance of each of the capacitors CX1, CX2, CY1, CY2 and CCTG is much greater than that of the panel capacitor CP.
5. Voltages across the capacitors CX1, CX2, CY1 and CY2 are the same and equal to +VS/2.
Applying the above assumptions, the AC-PDP sustain discharge period can be divided into the following 8 modes according to switching sequences during the sustain discharge period. The modes will be described with reference to
mode 1(t0≦t<t1; pre-charge mode). (1)
Since switching elements YL and XL have been turned on before t0, the voltage across the panel capacitor CP stays at 0V. Voltages across the drain-source of the switching elements YH and XH are the same, and equal to +VS.
At t=t0, the switching element YL is turned off and Yr is turned on. Accordingly, energy stored in the capacitors CX1, CX2, and CY1 moves to the capacitor CP through a resonant path CY1-Yr-D1-L1-CSTG-CP-XL as shown in
The panel voltage vP and the voltage across the drain-source of the switching element YH increase from 0V up to +VS. If Zr=√{square root over (L1/CP)}, the peak value of the panel current IP,PK is limited to +VS/(2Zr).
When iL1=0 at t=t1, mode 1 is finished. A period of mode 1, TrY, can be represented by the equation 2 as follows:
mode 2(t1≦t<t2; gas-discharge mode). (2)
At t=t1, switching elements Yr and YL are turned off, and YH is turned on. The voltage across YL and XH is limited to +VS. In mode 2, as shown in
mode 3 (t2≦t<t3; pre-discharge mode). (3)
Mode 3 begins with the turning-on of switching element Yf at t=t2. As shown in
The panel voltage vP decreases from +VS to 0, and the peak current of the panel, IP, PK is limited to −VS/(2Zr). In mode 3, a voltage across the drain-source terminals of the switch YH increases from 0 to +VS. When iL1=0 at t=t3, mode 3 is finished. A period of mode 3, is equal to the period of mode 1, TrY.
mode 4(t3≦t<t4; idle mode). (4)
Since the switching element YL is turned on by switching with a zero-switching-voltage, no energy is dissipated by turning-on the switching elements, in theory. In mode 4, as shown in
mode 5(t4≦t<t5; pre-charge mode). (5)
In mode 5, as shown in
In mode 5, the panel voltage vP decreases from 0 to −VS, and the voltage across the switching element XL increases from 0 to +VS. The peak current of the panel, IP, PK is limited to VS/(2Zr). Mode 5 is finished when iL2 =0 at t=t5. The period of mode 5, TrX, can be calculated by the following equation 5:
mode 6 (t5≦t<t6; gas-discharge mode). (6)
Switching elements YL and XH are turned on at t=t5. The voltage across the switching elements YL and XH is limited to +VS. In mode 6, as shown in
mode 7 (t6≦t<t7; post-discharge mode). (7)
Mode 7 begins with the turning-on of the switching element Xf while the switching element YL is turned on. Energy charged in the panel capacitor CP is fully recovered at the capacitor CX1 through a resonant path CX2-YL-CSTG-CP-L2-D4-Xf, as shown in
The panel voltage vP increases from −VS to 0, and the peak current of the panel, IP, PK is limited to VS/(2Zr). Mode 7 is finished when iL1=0 at t=t7. The period of mode 7, Tf1, is equal to the period of mode 5.
mode 8 (t7≦t<t8; ground mode). (8)
As shown in
A path 1) shows a current flow to charge the Y-axis electrode of the panel capacitor during the sustain discharge period. Since the current flows through a body diode Ds-1 connected to a lower one of two MOSFETs of the scan driver IC, the voltage stress across the scan driver IC is identical to that of the conventional scan driver IC.
A path 2) shows a current flow to discharge the Y-axis electrode of the panel. Since the current flows through a body diode Ds-u connected to an upper one of the two MOSFETs of the scan driver IC, the voltage stress across the scan driver IC is identical to that of the conventional circuit (scan driver IC).
The reset period will now be described as follows.
(1) X-rising reset mode.
In X-rising reset mode, as shown in
(2) Y-rising reset mode.
In Y-rising reset mode, as shown in
(3) X-erase reset mode.
In X-erase reset mode, as shown in
(4) Y-falling reset mode.
In Y-falling reset mode, as shown in
Finally, the address period will now be described.
As shown in
As described above, the single-sided display panel driver shown in
The present invention can be realized as a method, an apparatus, and a system. When the present invention is manifested in computer software, components of the present invention may be replaced with code segments that are necessary to perform the required action. Programs or code segments may be stored in media readable by a processor, and transmitted as computer data that is combined with carrier waves via a transmission media or a communication network. The media readable by a processor include anything that can store and transmit information, such as, electronic circuits, semiconductor memory devices, ROM, flash memory, EEPROM, floppy discs, optical discs, hard discs, optical fiber, radio frequency (RF) networks, etc. The computer data also includes any data that can be transmitted via an electric network channel, optical fiber, air, electromagnetic field, RF network, etc.
Although the present invention has been shown and described with reference to preferred embodiments thereof, it will be appreciated by those skilled in the art that various changes may be made to the preferred embodiments without departing from the spirit and scope of the invention as defined by the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
10-2003-0040099 | Jun 2003 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
6853144 | Marcotte | Feb 2005 | B2 |
6906706 | Kosaka et al. | Jun 2005 | B2 |
7081891 | Schermerhorn | Jul 2006 | B2 |
7190337 | Miller et al. | Mar 2007 | B2 |
20020000955 | Derksen et al. | Jan 2002 | A1 |
20030057851 | Roh et al. | Mar 2003 | A1 |
20030071768 | Park | Apr 2003 | A1 |
20030080925 | Lee | May 2003 | A1 |
Number | Date | Country |
---|---|---|
11-15426 | Jan 1999 | JP |
11-231829 | Aug 1999 | JP |
Number | Date | Country | |
---|---|---|---|
20040257308 A1 | Dec 2004 | US |