Claims
- 1. A content addressable dynamic memory cell having a column input, a column-not input and a read-not control line comprising:
- a. means for preconditioning the column input and the column-not input to a predetermined logic state thereby forming a preconditioned column input and a preconditioned column-not input wherein the column and column-not lines have opposite logic states one from the other;
- b. means for coupling the preconditioned column input and column-not input to the cell forming a stored memory state voltage;
- c. means for raising the column input and the column-not input to a high logic state;
- d. means for subsequently preconditioning the read-not control line to a low logic state; and
- e. means for discharging either the column input or the column-not input depending on the sense of the stored memory state voltage.
- 2. The dynamic memory cell according to claim 1 further comprising:
- a. a write line coupled to the memory cell for controlling the memory cell;
- b. a first transistor coupled to the column input to be controlled by the write line;
- c. a second transistor coupled to the column-not input to be controlled by the write line;
- d. a third transistor coupled to the column input to be controlled by the second transistor; and
- e. a fourth transistor coupled to the column-not input and the third transistor, to be controlled by the first transistor.
- 3. The dynamic memory cell according to claim 2 further comprising:
- a. a match line coupled to the memory cell;
- b. a fifth transistor coupled to the read-not line to be controlled by the third and fourth transistors, providing a discharge path to be utilized during a read operation; and
- c. a sixth transistor coupled to the match line and the write line, to be controlled by the third and fourth transistors.
- 4. The dynamic memory cell according to claim 3 wherein the transistors are enhancement mode NMOS transistors.
Parent Case Info
This is a continuation of application Ser. No. 07/924,676, filed on Aug. 3, 1992, now U.S. Pat. No. 5,428,564.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
3701980 |
Mundy |
Oct 1972 |
|
4831585 |
Wade et al. |
May 1989 |
|
5111427 |
Kobaysahi et al. |
May 1992 |
|
5126968 |
Hamamoto et al. |
Jun 1992 |
|
Non-Patent Literature Citations (2)
Entry |
J. Mundy, et al., "Low-Cost Associative Memory," IEEE Journal of Solid-State Circuits, vol. SC-7, pp. 364-369, Oct. 1972. |
J. Wade and C. Sodini, "Dynamic Cross-Coupled Bitline Content Addressable Memory Cell for High Density Arrays," IEEE IEDM 85, pp. 284-287, 1985. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
924676 |
Aug 1992 |
|