Claims
- 1. Apparatus comprising:
- means for producing a first analog output signal having a varying voltage in time;
- a first integrating circuit adapted to integrate said first analog output signal over a period beginning at time t.sub.1 and ending at time t.sub.2 and adapted to establish a first signal representative of the results of the integration of said first analog output signal;
- means for establishing a second signal having a predetermined relationship to the difference between the voltage level of said first analog output signal at said time t.sub.1 and the voltage level of said first analog output signal at said time t.sub.2 ; and
- means for utilizing said second signal to shift the baseline used in the integration of said first analog output signal in such a manner that a correct integration of said first analog output signal may be performed even though the voltage level of said first analog output signal at said time t.sub.1 is not equal to the voltage level of said first analog output signal at said time t.sub.2.
- 2. Apparatus in accordance with claim 1 wherein said means for producing said first analog output signal comprises a chromatographic analyzer detector amplifier, wherein a first sample containing a first constituent is analyzed to produce said first analog output signal, wherein the portion of said first analog output signal beginning at said time t.sub.1 and ending at said time t.sub.2 is a first peak produced in response to the analysis of said first constituent, wherein a second sample substantially identical to said first sample is analyzed to produce a second analog output signal, wherein said second analog output signal has a second peak beginning at a time t.sub.3 and ending at a time t.sub.4 which is substantially identical to said first peak, and wherein the analysis of said second sample is carried out before the analysis of said first sample.
- 3. Apparatus in accordance with claim 2 wherein said means for establishing said second signal comprises:
- means for establishing a third signal representative of the difference between the voltage level of said second analog output signal at said time t.sub.3 and the voltage level of said second analog output signal at said time t.sub.4, wherein said third signal is substantially equal to the difference in the voltage level of said first analog signal at said time t.sub.1 and the voltage level of said analog output signal at said time t.sub.2 ; and
- means for dividing said third signal by -2 to establish said second signal.
- 4. Apparatus in accordance with claim 3 wherein said means for utilizing said second signal to shift the baseline used in the integration of said first analog output signal comprises means for adding said second signal to the voltage level of said first analog output signal at said time t.sub.1 in such a manner that the integration baseline for said first analog output signal, which was originally at the voltage level of said first analog output signal at said time t.sub.1, will be shifted to a voltage level which is approximately halfway betweeen the voltage level of said first analog output signal at said time t.sub.1 and the voltage level of said first analog output signal at said time t.sub.2.
- 5. A method for integrating a first analog output signal having a varying voltage in time comprising the steps of:
- integrating said first analog output signal over a period beginning at time t.sub.1 and ending at time t.sub.2 and establishing a first signal representative of the results of the integration of said first analog output signal;
- establishing a second signal having a predetermined relationship to the difference between the voltage level of said first analog output signal at said time t.sub.1 and the voltage level of said first analog output signal at said time t.sub.2 ; and
- utilizing said second signal to shift the baseline used in the integration of said first analog output signal in such a manner that a correct integration of said first analog output signal may be performed even though the voltage level of said first analog output signal at said time t.sub.1 is not equal to the voltage level of said first analog output signal at said time t.sub.2.
- 6. A method in accordance with claim 5 wherein said first analog output signal is the output signal produced by a chromatographic analyzer detector amplifier when a first sample containing a first constituent is analyzed, wherein the portion of said first analog output signal beginning at said time t.sub.1 and ending at said time t.sub.2 is a first peak produced in response to the analysis of said first constituent, wherein a second sample substantially identical to said first sample is analyzed to produce a second analog output signal, wherein said second analog output signal has a second peak beginning at a time t.sub.3 and ending at a time t.sub.4 which is substantially identical to said first peak, and wherein the analysis of said second sample is carried out before the analysis of said first sample.
- 7. A method in accordance with claim 6 wherein said step of establishing said second signal comprises:
- estabishing a third signal representative of the difference between the voltage level of said second analog output signal at said time t.sub.3 and the voltage level of said second analog output signal at said time t.sub.4, wherein said third signal is substantially equal to the difference in the voltage level of said first analog signal at said time t.sub.1 and the voltage level of said analog output signal at said time t.sub.2 ; and
- dividing said third signal by -2 to establish said second signal.
- 8. A method in accordance with claim 7 wherein said step of utilizing said second signal to shift the baseline used in the integration of said first analog output signal comprises adding said second signal to the voltage level of said first analog output signal at said time t.sub.1 in such a manner that the integration baseline for said first analog output signal, which was originally at the voltage level of said first analog output signal at said time t.sub.1, will be shifted to a voltage level which is approximately halfway between the voltage level of said first analog output signal at said time t.sub.1 and the voltage level of said first analog output signal at said time t.sub.2.
Parent Case Info
This application is a division of copending application Ser. No. 862,065, filed Dec. 19, 1977, now U.S. Pat. No. 4,170,893.
US Referenced Citations (12)
Divisions (1)
|
Number |
Date |
Country |
Parent |
862065 |
Dec 1977 |
|