Claims
- 1. A read data path for a dynamic random access memory comprising:
a pair of read data lines; a pair of local read data lines; a pair of bit lines; a pair of latched bit lines; a read amplifier coupled between the pair of local read data lines and the pair of latched bit lines; a sense amplifier coupled between the pair of latched bit lines; and a local read data driver coupled between at least one of the read data lines and the local read data lines.
- 2. A read data path as in claim 1 in which the read amplifier comprises:
first and second P-channel transistors each having a gate and a current path serially coupled between VCC and a first of the pair of local read data lines; and third and fourth P-channel transistor each having a gate and a current path serially coupled between VCC and a second of the pair of local read data lines, wherein the gates of the first and third transistors are coupled together to receive a control signal, and the gates of the second and fourth transistors are coupled to the latched bit lines.
- 3. A read data path as in claim 1 in which the sense amplifier comprises:
a P-channel transistor having a gate for receiving a first control signal; a cross-coupled latch; and an N-channel transistor having a gate for receiving a second control signal, wherein the P-channel transistor, cross-coupled latch, and N-channel transistor include serially coupled current paths coupled between VCC and ground.
- 4. A read data path as in claim 1 in which the local read data driver comprises:
a first N-channel transistor having a gate and a current path coupled between a first of the pair of read data lines and a first of the pair of local read data lines; a second N-channel transistor having a gate and a current path coupled between a second of the pair of read data lines and a second of the pair of local read data lines, wherein the gates of the first and second N-channel transistors are coupled together to receive a first control signal; and a third N-channel transistor having a current path coupled between the pair of local read data lines and a gate for receiving a second control signal.
- 5. A read data path as in claim 1 in which the local read data driver comprises:
a first P-channel transistor having a gate and a current path coupled between a first of the pair of read data lines and a first of the pair of local read data lines; a second P-channel transistor having a gate and a current path coupled between a second of the pair of read data lines and a second of the pair of local read data lines; an N-channel transistor having a gate and a current path coupled between the pair of local read data lines and a gate for receiving a second control signal, wherein the gates of the first P-channel, second P-channel, and N-channel transistors are coupled together to receive a control signal.
- 6. A read data path as in claim 1 in which the local read data driver comprises:
an input circuit coupled between the pair of local read data lines and further including an input for receiving a control signal; an output circuit having first and second inputs and an output coupled to one of the pair of read data lines; a first transmission gate coupled between one of the pair of local read data lines and the first input of the output circuit; and a second transmission gate coupled between one of the pair of local read data lines and the second input of the output circuit.
- 7. A read data path as in claim 1 in which the local read data driver comprises:
a cross-coupled transistor circuit having a first pair of nodes coupled to the pair read data lines, and a second pair of nodes coupled to the pair of local read data lines; a first N-channel transistor having a gate and a current path coupled between a first of the pair of local read data bit lines and ground; and a second N-channel transistor having a gate and a current path coupled between a second of the pair of local read data bit lines and ground, wherein the gates of the first and second N-channel transistors are coupled together for receiving a control signal.
- 8. A read data path as in claim 1 in which the local read data driver comprises means for providing a reduced logic voltage swing.
- 9. A read data path as in claim 8 in which the reduced voltage swing traverses between ground voltage and a threshold voltage below the supply voltage level.
- 10. A read data path for a dynamic random access memory comprising:
a pair of read data lines; a pair of local read data lines; and a local read data driver having an input coupled to at least one of the read data lines and a tri-state output coupled to at least one of the local read data lines.
- 11. A read data path as in claim 10 in which the local read data driver comprises:
a first N-channel transistor having a gate and a current path coupled between a first of the pair of read data lines and a first of the pair of local read data lines; a second N-channel transistor having a gate and a current path coupled between a second of the pair of read data lines and a second of the pair of local read data lines, wherein the gates of the first and second N-channel transistors are coupled together to receive a first control signal; and a third N-channel transistor having a current path coupled between the pair of local read data lines and a gate for receiving a second control signal.
- 12. A read data path as in claim 10 in which the local read data driver comprises:
a first P-channel transistor having a gate and a current path coupled between a first of the pair of read data lines and a first of the pair of local read data lines; a second P-channel transistor having a gate and a current path coupled between a second of the pair of read data lines and a second of the pair of local read data lines; an N-channel transistor having a gate and a current path coupled between the pair of local read data lines and a gate for receiving a second control signal, wherein the gates of the first P-channel, second P-channel, and N-channel transistors are coupled together to receive a control signal.
- 13. A read data path as in claim 10 in which the local read data driver comprises:
an input circuit coupled between the pair of local read data lines and further including an input for receiving a control signal; an output circuit having first and second inputs and an output coupled to one of the pair of read data lines; a first transmission gate coupled between one of the pair of local read data lines and the first input of the output circuit; and a second transmission gate coupled between one of the pair of local read data lines and the second input of the output circuit.
- 14. A read data path as in claim 10 in which the local read data driver comprises:
a cross-coupled transistor circuit having a first pair of nodes coupled to the pair read data lines, and a second pair of nodes coupled to the pair of local read data lines; a first N-channel transistor having a gate and a current path coupled between one of the pair of local read data bit lines and ground; and a second N-channel transistor having a gate and a current path coupled between a second of the pair of local read data bit lines and ground; wherein the gates of the first and second N-channel transistors are coupled together for receiving a control signal.
- 15. A read data path as in claim 14 in which the cross-coupled transistor circuit comprises:
four N-channel transistors having cross-coupled gates; and two N-channel transistors having cross-coupled gates and source/drains coupled to the gates of two of the four N-channel transistors.
- 16. A read data path as in claim 15 in which the four N-channel transistors comprise:
first and second N-channel transistors having serially coupled current paths; and third and fourth N-channel transistors having serially coupled current paths; wherein the gate of the first N-channel transistor is coupled to the gate of the fourth N-channel transistor, and the gate of the second N-channel transistor is coupled to the gate of the third N-channel transistor.
- 17. A read data path as in claim 15 in which the two N-channel transistors comprise:
a first N-channel transistor having a gate and a source/drain; and a second N-channel transistor having a gate coupled to the source/drain of the first N-channel transistor and a source/drain coupled to the gate of the first N-channel transistor.
- 18. A read data path as in claim 10 in which the local read data driver comprises means for providing a reduced logic voltage swing.
- 19. A read data path as in claim 15 in which the reduced voltage swing traverses between ground voltage and a threshold voltage below the supply voltage level.
- 20. In a read data path for a dynamic random access memory including a pair of read data lines, a pair of local read data lines, a pair of bit lines, a pair of latched bit lines, a read amplifier coupled between the pair of local read data lines and the pair of latched bit lines, and a sense amplifier coupled between the pair of latched bit lines, a method for driving the read data lines comprising:
driving a signal on the local read data lines onto the read data lines; selectively electrically isolating the local read data lines from the read data lines; and limiting the output voltage swing on the read data lines to a threshold voltage less than the power supply voltage level.
CROSS REFERENCE TO RELATED PATENT APPLICATIONS
[0001] The present application claims priority based upon U.S. Provisional Patent Application Ser. No. 60/229,233, the disclosure of which is hereby specifically incorporated herein by this reference. Further, the present application is related to the disclosure of previously filed patent application Ser. No. 09/595,143 for: “Architecture for High Speed Memory Circuit Having a Relatively Large Number of Internal Data Lines”, the disclosure of which is also incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60229233 |
Aug 2000 |
US |