Claims
- 1. A computer system, comprising:
- a multitude of independent microprocessing units;
- a multitude of cache storage units, each cache storage unit of the multitude of cache storage units coupled to one of the multitude of microprocessing units;
- a multiprocessor bus;
- an I/O bus for coupling to I/O devices;
- a memory controller coupled to the multiprocessor bus and the I/O bus for processing requests from any one of the multitude of independent microprocessing units for determining which addresses forming a block need to be snooped and for implementing a cache storage unit block snoop operation for the block when a determination is made that an address needs to be snooped and, alternatively, an I/O operation when a determination is made that the address does not need to be snooped;
- a multitude of bus interface units (BIUs), each BIU of the multitude of BIUs coupling each respective microprocessing unit through each respective cache storage unit to the multiprocessor bus wherein each BIU of the multitude of BIUs generates a block snoop completed signal for informing the memory controller that each respective cache storage unit corresponding to each BIU has been snooped, and wherein the block snoop completed signal from each BIU of the multitude of BIUs provides status relative to a completion of the system snoop and is received by an AND gate interposed between each BIU and the memory controller and the AND gate generates a system snoop completed signal which signals the memory controller to generate a reset signal which is received by each respective BIU for each respective BIU to reset for a subsequent block snoop.
- 2. The computer system as defined in claim 1, wherein each respective BIU includes a block start address register identifying the address, in the cache corresponding to each respective BIU, at which a block snoop operation is to commence, and a block size register identifying the size of the block of the cache storage unit block snoop operation.
- 3. The computer system as defined in claim 2, wherein each BIU of the multitude of BIUs will increment the block start address register and decrement the block size register by the number of bytes contained in a processor cache line.
- 4. The computer system as defined in claim 3, wherein a cache castout occurs and the respective BIU sends the cache castout to the memory controller.
RELATED PATENT FILING
This patent specification has been filed concurrently with and is cross referenced to assignee's related patent specification Ser. No. 08/856,272, pending.
COPYRIGHT NOTICE
1997.COPYRGT. Copyright, International Business Machines Corporation, all rights reserved.
A portion of the Disclosure of this patent document contains material which is subject to copyright protection. The copyright owner has no objection to facsimile reproduction by anyone of the patent document or the patent disclosure as it appears in the U.S. Patent and Trademark Office, patent file or records, but otherwise reserves all rights in its copyright whatsoever.
US Referenced Citations (22)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0744460 |
Feb 1995 |
JPX |