Embodiments of the present disclosure are in the field of renewable energy and, in particular, methods of fabricating solar cell emitter regions using self-aligned implant and cap, and the resulting solar cells.
Photovoltaic cells, commonly known as solar cells, are well known devices for direct conversion of solar radiation into electrical energy. Generally, solar cells are fabricated on a semiconductor wafer or substrate using semiconductor processing techniques to form a p-n junction near a surface of the substrate. Solar radiation impinging on the surface of, and entering into, the substrate creates electron and hole pairs in the bulk of the substrate. The electron and hole pairs migrate to p-doped and n-doped regions in the substrate, thereby generating a voltage differential between the doped regions. The doped regions are connected to conductive regions on the solar cell to direct an electrical current from the cell to an external circuit coupled thereto.
Efficiency is an important characteristic of a solar cell as it is directly related to the capability of the solar cell to generate power. Likewise, efficiency in producing solar cells is directly related to the cost effectiveness of such solar cells. Accordingly, techniques for increasing the efficiency of solar cells, or techniques for increasing the efficiency in the manufacture of solar cells, are generally desirable. Some embodiments of the present disclosure allow for increased solar cell manufacture efficiency by providing novel processes for fabricating solar cell structures. Some embodiments of the present disclosure allow for increased solar cell efficiency by providing novel solar cell structures.
The following detailed description is merely illustrative in nature and is not intended to limit the embodiments of the subject matter or the application and uses of such embodiments. As used herein, the word “exemplary” means “serving as an example, instance, or illustration.” Any implementation described herein as exemplary is not necessarily to be construed as preferred or advantageous over other implementations. Furthermore, there is no intention to be bound by any expressed or implied theory presented in the preceding technical field, background, brief summary or the following detailed description.
This specification includes references to “one embodiment” or “an embodiment.” The appearances of the phrases “in one embodiment” or “in an embodiment” do not necessarily refer to the same embodiment. Particular features, structures, or characteristics may be combined in any suitable manner consistent with this disclosure.
Terminology. The following paragraphs provide definitions and/or context for terms found in this disclosure (including the appended claims):
“Comprising.” This term is open-ended. As used in the appended claims, this term does not foreclose additional structure or steps.
“Configured To.” Various units or components may be described or claimed as “configured to” perform a task or tasks. In such contexts, “configured to” is used to connote structure by indicating that the units/components include structure that performs those task or tasks during operation. As such, the unit/component can be said to be configured to perform the task even when the specified unit/component is not currently operational (e.g., is not on/active). Reciting that a unit/circuit/component is “configured to” perform one or more tasks is expressly intended not to invoke 35 U.S.C. § 112, sixth paragraph, for that unit/component.
“First,” “Second,” etc. As used herein, these terms are used as labels for nouns that they precede, and do not imply any type of ordering (e.g., spatial, temporal, logical, etc.). For example, reference to a “first” solar cell does not necessarily imply that this solar cell is the first solar cell in a sequence; instead the term “first” is used to differentiate this solar cell from another solar cell (e.g., a “second” solar cell).
“Coupled”—The following description refers to elements or nodes or features being “coupled” together. As used herein, unless expressly stated otherwise, “coupled” means that one element/node/feature is directly or indirectly joined to (or directly or indirectly communicates with) another element/node/feature, and not necessarily mechanically.
In addition, certain terminology may also be used in the following description for the purpose of reference only, and thus are not intended to be limiting. For example, terms such as “upper”, “lower”, “above”, and “below” refer to directions in the drawings to which reference is made. Terms such as “front”, “back”, “rear”, “side”, “outboard”, and “inboard” describe the orientation and/or location of portions of the component within a consistent but arbitrary frame of reference which is made clear by reference to the text and the associated drawings describing the component under discussion. Such terminology may include the words specifically mentioned above, derivatives thereof, and words of similar import.
Methods of fabricating solar cell emitter regions using self-aligned implant and cap, and the resulting solar cells, are described herein. In the following description, numerous specific details are set forth, such as specific process flow operations, in order to provide a thorough understanding of embodiments of the present disclosure. It will be apparent to one skilled in the art that embodiments of the present disclosure may be practiced without these specific details. In other instances, well-known fabrication techniques, such as lithography and patterning techniques, are not described in detail in order to not unnecessarily obscure embodiments of the present disclosure. Furthermore, it is to be understood that the various embodiments shown in the figures are illustrative representations and are not necessarily drawn to scale.
Disclosed herein are methods of fabricating solar cells. In one embodiment, a method of fabricating an emitter region of a solar cell involves forming a silicon layer above a substrate. The method also involves implanting, through a stencil mask, dopant impurity atoms in the silicon layer to form implanted regions of the silicon layer with adjacent non-implanted regions. The method also involves forming, through the stencil mask, a capping layer on and substantially in alignment with the implanted regions of the silicon layer. The method also involves removing the non-implanted regions of the silicon layer, wherein the capping layer protects the implanted regions of the silicon layer during the removing. The method also involves annealing the implanted regions of the silicon layer to form doped polycrystalline silicon emitter regions.
In another embodiment, a method of fabricating alternating N-type and P-type emitter regions of a solar cell involves forming a polycrystalline silicon layer on a thin oxide layer disposed on a monocrystalline silicon substrate. The method also involves implanting, through a first stencil mask, dopant impurity atoms of a first conductivity type in the polycrystalline silicon layer to form first implanted regions of the polycrystalline silicon layer adjacent to non-implanted regions. The method also involves forming, through the first stencil mask, a first capping layer on and substantially in alignment with the first implanted regions of the polycrystalline silicon layer. The method also involves implanting, through a second stencil mask, dopant impurity atoms of a second, opposite, conductivity type in portions of the non-implanted regions of the polycrystalline silicon layer to form second implanted regions of the polycrystalline silicon layer and resulting in remaining non-implanted regions. The method also involves forming, through the second stencil mask, a second capping layer on and substantially in alignment with the second implanted regions of the polycrystalline silicon layer. The method also involves removing the remaining non-implanted regions of the polycrystalline silicon layer, wherein the first and second capping layers protect the first implanted regions and the second implanted regions, respectively, of the polycrystalline silicon layer during the removing. The method also involves annealing the first implanted regions and the second implanted regions of the polycrystalline silicon layer to form doped polycrystalline silicon emitter regions.
Also disclosed herein are apparatuses for fabricating solar cells. In one embodiment, an in-line process apparatus for fabricating an emitter region of a solar cell includes a first station for aligning a stencil mask with a substrate. A second station is included for implanting dopant impurity atoms above the substrate, through the stencil mask. A third station is included for forming a capping layer above the substrate, through the stencil mask. The stencil mask and the substrate can be moved together through the second and third stations.
One or more embodiments described herein provides a simplified process flow for fabricating high efficiency, all back-contact solar cell devices involving the use of ion implant technology for generating both N+ (e.g., typically phosphorus or arsenic doped) and P+ (e.g., typically boron doped) polysilicon emitter layers. In one embodiment, a fabrication approach involves the use of patterned shadow masks, preferably fabricated from silicon (Si), placed in close proximity or direct physical contact with the solar cell substrate being processed. In one such embodiment, the shadow mask moves with the substrate, first under an implant beam, and next (without moving the shadow mask) through a second processing zone/region where a sufficient thickness of a capping layer is deposited directly over and perfectly (or at least substantially) aligned with the implanted area. A same or similar process can then be applied to generate similarly capped patterns of a dopant type having opposite conductivity.
Some embodiments involve the composition of the capping layer as selected such that a selective wet or dry etch removal of adjacent non-implanted (and, therefore, also uncapped) polysilicon layer is enabled. Such etch selectivity permits patterned trench isolation between emitter regions of, e.g., a back contact solar cell. In some examples, the capping film may consist of a SiO2 or SiN (or a combination thereof) dielectric based-films, deposited using low pressure chemical vapor deposition (LPCVD), plasma enhanced chemical vapor deposition (PECVD) or high density plasma chemical vapor deposition (HDPCVD). In one embodiment, HDPCVD may be preferred due to the more directional nature of the deposition and lower operating pressures more compatible with the preceding ion implant operation. However, the capping layer may also be deposited using an even higher vacuum physical vapor deposition (PVD) or sputtering based process permitting a more directional, collimated deposition of SiO2, SiON, or SiN based dielectric capping layers that provide good wet etch selectivity even when applied at relatively low temperatures (such as between room temperature and 400 C.).
In particular embodiments, the as-deposited capping layer is sufficiently resistant to alkaline-based silicon etch and texturing chemistries to allow for complete removal of all non-implanted (and therefore also non-capped) polysilicon regions. The alkaline-based silicon etch and texturing chemistries are thus used to form trenches that isolate oppositely doped poly-Si regions, with the simultaneous texturing of the front (sun-facing) side of the wafer. In one embodiment, once the front side texturing and trench isolation etch is complete, a subsequent wet etch chemistry such as a hydrofluoric acid (HF) based chemistry (e.g., an NH4F buffered HF mixture, or buffered oxide etchant (BOE)) is applied to strip the residual capping layer. In an alternative embodiment, however, the capping layer is a metallic layer with sufficient resistance to an alkaline chemistry. Such a metallic layer may remain in the device as a contact layer.
To provide further context, there has been recent significant interest and progress towards the delivery of lower cost and higher throughput ion implant systems applicable to solar cell fabrication with particular promise to interdigitated back contact (IBC) type solar cells. The assumption is that both N+ and P+ implants could be accomplished with good alignment. However, in order to be applicable to high performance back contact type solar cell structures using a process flow that could actually reduce process steps, costs, and thermal budget, an approach is required that provides not only for cost effectively providing patterned and aligned ion implants but also the selective or self aligned removal of non-implanted polycrystalline silicon regions. Addressing such concerns, one or more embodiments described herein provides such functionality by employing relatively low cost, non-contaminating silicon wafer stencil masks for applying both patterned ion implants and self-aligned capping layers in a single sequence through the same mask. Since the mask, like the silicon wafer substrate, is composed of silicon it can be employed in contact mode without contamination issues or problems associated with different coefficients of thermal expansion. In an embodiment, masking or stencil wafers can be sufficiently doped so as to be conducting and therefore be included as an integral part of the ion beam shaping electronics (or merely to avoid charging). Furthermore, by automatically performing the deposition of a dielectric layer after each ion implant operation, subsequent implants can be blocked (e.g., stopped and trapped in) the surface dielectric, greatly facilitating the periodic cleaning and reuse of such stencil masks.
More specifically, like other patterning processes requiring the use of stencil masks, generating masks with sufficient mechanical integrity may place significant restrictions on the types of patterns employed, or may require that the desired pattern for each implant polarity be performed in two separate and perfectly aligned steps (e.g., using a total of four separate masks). One such scenario that may be impacted is the fabrication of interdigitation using long fingers extending nearly the length of the solar cell. However, in accordance with embodiments described herein, other possible interdigitation layouts are described that may be less challenging. For example, as described in greater detail below, using alternative multibusbar designs may provide distinct advantages when migrating to next generation (e.g., lower cost) metallization strategies.
In an exemplary process flow,
Referring to
In an embodiment, the substrate 102 is a monocrystalline silicon substrate, such as a bulk single crystalline N-type doped silicon substrate. It is to be understood, however, that substrate 102 may be a layer, such as a multi-crystalline silicon layer, disposed on a global solar cell substrate. In an embodiment, the thin oxide layer is a tunnel dielectric silicon oxide layer having a thickness of approximately 2 nanometers or less. Although described as a polycrystalline silicon layer 106, in an alternative embodiment, an amorphous silicon layer is used instead.
Referring to
In an embodiment, the first stencil mask 108 is a silicon stencil mask. In one embodiment, use of a silicon stencil mask enables placement on, or in close proximity to, the structure of
Referring again to
In an embodiment, the implanting and the forming of the first capping layer 114 are performed in an in-line process apparatus in which the first stencil mask 108 and the monocrystalline silicon substrate 102 are moved together through the in-line process apparatus, as described in greater detail in association with
Referring again to
Referring to
In an embodiment, the second stencil mask 116 is a silicon stencil mask. In one embodiment, use of a silicon stencil mask enables placement on, or in close proximity to, the structure of
Referring again to
In an embodiment, the implanting and the forming of the second capping layer 122 are performed in an in-line process apparatus in which the second stencil mask 116 and the monocrystalline silicon substrate 102 are moved together through the in-line process apparatus, as described in greater detail in association with
Referring again to
Referring to
In an embodiment, the first and second capping layers 114 and 122 include a material such as, but not limited to, silicon dioxide (SiO2), silicon nitride (SiN) or silicon oxynitride (SiON), and removing the remaining non-implanted regions of the polycrystalline silicon layer 106 involves using a hydroxide-based wet etch process. In one embodiment, the first and second capping layers 114 and 122 are then removed in a subsequent process using an HF-based wet etch process, such as a buffered oxide etchant (BOE) process.
Referring to
In an embodiment, the heating is performed at a temperature approximately in the range of 850-1100 degrees Celsius for a duration approximately in the range of 1-100 minutes. In an embodiment, a light P+ dopant drive is performed during the heating or annealing.
Referring to both
Referring to
In one embodiment, the capping layers 114 and 122 (or at least remnants thereof) are retained in the final structure. In one such embodiment, the contacts 130 and 132 are formed through the capping layers 114 and 122, e.g., by patterning the capping layers during the contact trench formation. However in another alternative embodiment, one or both of the capping layers 114 and 122 include a refractory metal such as, but not limited to, titanium (Ti), zirconium (Zr), hafnium (Hf), niobium (Nb), tantalum (Ta), molybdenum (Mo) or tungsten (W). Such a refractory metal can be deposited onto a polycrystalline silicon surface and withstand an anneal process used to activate dopants in the polycrystalline silicon layer. In other embodiments, a thin metal capping layer is used and includes a material such as, but not limited to, titanium (Ti), cobalt (Co) or nickel (Ni). The thin metal capping layer can be used to undergo silicidation with an upper portion of the polycrystalline layer. In an embodiment, the conductive contacts 130 and 132 are formed to include the conductive capping layers. In yet another alternative embodiment, one or both of the capping layers 114 and 122 include a surface carbosilane based film 127 having a thickness between 50 and 1000 A and deposited using chemical vapor deposition techniques employing volatile carbosilane precursors, as shown in
It is to be appreciated that such a stencil mask based approach to self-aligned implant and capping regions and layers can be used for only one dopant type instead of for both dopant types. For example, the process may be particularly advantageous for one of P+ or N+ doping and is thus only used for fabrication of one of the two conductivity types of emitter regions. As an example,
Referring to operation 302 of flowchart 300, a method of fabricating an emitter region of a solar cell involves forming a silicon layer above a substrate. Referring to operation 304 of flowchart 300, through a stencil mask, dopant impurity atoms are implanted in the silicon layer to form implanted regions of the silicon layer with adjacent non-implanted regions. Referring to operation 306 of flowchart 300, through the stencil mask, a capping layer is formed on and substantially in alignment with the implanted regions of the silicon layer. Referring to operation 308 of flowchart 300, the non-implanted regions of the silicon layer are removed. The capping layer protects the implanted regions of the silicon layer during the removing. Referring to operation 310 of flowchart 300, the implanted regions of the silicon layer are annealed to form doped polycrystalline silicon emitter regions.
The above described processes can be used to enable patterned boron (or phosphorus or arsenic, etc.) implant and cap through a laser cut Si mask. The approach involves integrating implant with cap to address coefficient of temperature expansion (CTE) mismatch, contamination, and/or cleaning challenges. Approaches may be suitable for current solar cell designs. However, in one embodiment, mask integrity requirements may favor designs with reduced finger dimensions, such as a design fabricated to for an all Al metallization cell. As an example,
As described briefly above, the processes referred to herein may be performed on an in-line process apparatus. As an example,
Referring to
In an embodiment, the stencil mask 504 and the substrate 506 are moved together at least through the second 508 and third 510 stations. The direction of wafer flow through the in-line process apparatus 500 is shown by arrows 550. Referring to
In alternative embodiments, other stencil masks that may be contaminating for a silicon substrate may be used, so long as contact is not made between the mask and the substrate. For example, a graphite shadow mask may be used. Furthermore, in other embodiments, the stencil mask does not travel with the substrate. As an example of both alternatives,
As described briefly in association with
Overall, although certain materials are described specifically above, some materials may be readily substituted with others with other such embodiments remaining within the spirit and scope of embodiments of the present disclosure. For example, in an embodiment, a different material substrate, such as a group III-V material substrate, can be used instead of a silicon substrate. Furthermore, it is to be understood that, where N+ and P+ type doping is described specifically, other embodiments contemplated include the opposite conductivity type, e.g., P+ and N+ type doping, respectively.
In general, embodiments described herein may be implemented to provide lower cost, high throughput ion implant platforms for the fabrication of high efficiency IBC-type solar cells. Specific embodiments can offer an advantageous approach for generating self-aligned implants and capping layers through a single Si contact stencil mask. In addition, to ensure implanted areas and capping films are automatically self-aligned, the combination of Si stencil masks with a process that automatically applies a dielectric capping film can address many of the cost, contamination, lifetime, and cleaning/reuse issues generally limiting the application of implant technology to solar cell fabrication. In addition to providing a self-aligned cap to serve as an etch mask for trench removal, the deposition of a capping film without breaking vacuum can reduce the degradation of implanted regions by air oxidation. Embodiments may be particularly useful for the fabrication of solar cells that incorporate polycrystalline silicon or amorphous silicon (e.g., a-Si:H) derived emitters.
Thus, methods of fabricating solar cell emitter regions using self-aligned implant and cap, and the resulting solar cells, have been disclosed.
Although specific embodiments have been described above, these embodiments are not intended to limit the scope of the present disclosure, even where only a single embodiment is described with respect to a particular feature. Examples of features provided in the disclosure are intended to be illustrative rather than restrictive unless stated otherwise. The above description is intended to cover such alternatives, modifications, and equivalents as would be apparent to a person skilled in the art having the benefit of this disclosure.
The scope of the present disclosure includes any feature or combination of features disclosed herein (either explicitly or implicitly), or any generalization thereof, whether or not it mitigates any or all of the problems addressed herein. Accordingly, new claims may be formulated during prosecution of this application (or an application claiming priority thereto) to any such combination of features. In particular, with reference to the appended claims, features from dependent claims may be combined with those of the independent claims and features from respective independent claims may be combined in any appropriate manner and not merely in the specific combinations enumerated in the appended claims.
This application is a continuation of U.S. patent application Ser. No. 14/100,540, filed on Dec. 9, 2013, the entire contents of which are hereby incorporated by reference herein.
Number | Name | Date | Kind |
---|---|---|---|
2695852 | Sparks | Nov 1954 | A |
3736425 | Chernow | May 1973 | A |
3790412 | Moline | Feb 1974 | A |
4086102 | King | Apr 1978 | A |
4381956 | Lane | May 1983 | A |
4404422 | Green | Sep 1983 | A |
4448797 | Burnham | May 1984 | A |
4448865 | Bohlen et al. | May 1984 | A |
4557037 | Hanoka et al. | Dec 1985 | A |
5907766 | Swanson et al. | May 1999 | A |
5972794 | Katakura | Oct 1999 | A |
6087274 | Tonucci et al. | Jul 2000 | A |
6188119 | Ogawa | Feb 2001 | B1 |
6253441 | Wheat et al. | Jul 2001 | B1 |
6335534 | Suguro et al. | Jan 2002 | B1 |
6417078 | Dolan et al. | Jul 2002 | B1 |
6614033 | Suguro et al. | Sep 2003 | B2 |
7094612 | Shibata et al. | Aug 2006 | B2 |
7179569 | Suguro et al. | Feb 2007 | B2 |
7208381 | Lee | Apr 2007 | B2 |
7459246 | Suguro et al. | Dec 2008 | B2 |
7531216 | Brody | May 2009 | B2 |
7638438 | Eldershaw | Dec 2009 | B2 |
7727866 | Bateman et al. | Jun 2010 | B2 |
7745073 | Suguro et al. | Jun 2010 | B2 |
7816239 | Blake et al. | Oct 2010 | B2 |
7820460 | Sullivan et al. | Oct 2010 | B2 |
7838062 | Cousins et al. | Nov 2010 | B2 |
7888249 | Bateman et al. | Feb 2011 | B2 |
8222053 | Sullivan et al. | Jul 2012 | B2 |
8420435 | Rana et al. | Apr 2013 | B2 |
8440571 | Weidman et al. | May 2013 | B2 |
8470616 | Sullivan et al. | Jun 2013 | B2 |
8563352 | Hiliali et al. | Oct 2013 | B2 |
9312406 | Loscutoff | Apr 2016 | B2 |
9577134 | Weidman | Feb 2017 | B2 |
9716205 | Weidman | Jul 2017 | B2 |
20030015700 | Eisenbeiser | Jan 2003 | A1 |
20040112426 | Hagino | Jun 2004 | A1 |
20040200520 | Mulligan | Oct 2004 | A1 |
20050062041 | Terakawa | Mar 2005 | A1 |
20060060238 | Hacke | Mar 2006 | A1 |
20080000522 | Johnson | Jan 2008 | A1 |
20080072953 | Stephens et al. | Mar 2008 | A1 |
20080173347 | Korevaar | Jul 2008 | A1 |
20080224215 | Yamazaki | Sep 2008 | A1 |
20080265351 | Monma | Oct 2008 | A1 |
20090068783 | Borden | Mar 2009 | A1 |
20090227061 | Bateman et al. | Sep 2009 | A1 |
20090263928 | Tseng | Oct 2009 | A1 |
20090309039 | Adibi et al. | Oct 2009 | A1 |
20090308457 | Smith | Dec 2009 | A1 |
20100000597 | Cousins | Jan 2010 | A1 |
20100015756 | Weidman | Jan 2010 | A1 |
20100055822 | Weidman et al. | Mar 2010 | A1 |
20100065939 | Bui | Mar 2010 | A1 |
20100087031 | Veschetti | Apr 2010 | A1 |
20100184250 | Blake et al. | Jul 2010 | A1 |
20100236613 | Lee | Sep 2010 | A1 |
20100240169 | Petti | Sep 2010 | A1 |
20100304521 | Seutter | Dec 2010 | A1 |
20110000533 | Ohmi | Jan 2011 | A1 |
20110041908 | Harder | Feb 2011 | A1 |
20110041911 | Lee | Feb 2011 | A1 |
20110059571 | De Ceuster et al. | Mar 2011 | A1 |
20110073175 | Hilali | Mar 2011 | A1 |
20110104618 | Bateman | May 2011 | A1 |
20110217810 | Bateman et al. | Sep 2011 | A1 |
20110237022 | Bateman et al. | Sep 2011 | A1 |
20110139230 | Rohatgi et al. | Nov 2011 | A1 |
20120006393 | Cruz | Jan 2012 | A1 |
20120073647 | Stangl | Mar 2012 | A1 |
20120103406 | Kayes | May 2012 | A1 |
20120104460 | Nie | May 2012 | A1 |
20120122302 | Weidman et al. | May 2012 | A1 |
20120138135 | Manning | Jun 2012 | A1 |
20120142140 | Li | Jun 2012 | A1 |
20120222735 | Xu | Sep 2012 | A1 |
20120266951 | Li | Oct 2012 | A1 |
20120273040 | Kim | Nov 2012 | A1 |
20120279562 | Yang | Nov 2012 | A1 |
20130065404 | Weidman et al. | Mar 2013 | A1 |
20130071580 | Weidman et al. | Mar 2013 | A1 |
20130133729 | Mo | May 2013 | A1 |
20130164878 | Cousins | Jun 2013 | A1 |
20130171767 | Moslehi et al. | Jul 2013 | A1 |
20130213469 | Kramer | Aug 2013 | A1 |
20130228221 | Moslehi | Sep 2013 | A1 |
20130319502 | Chawla | Dec 2013 | A1 |
20140154834 | Bateman et al. | Jun 2014 | A1 |
20140318611 | Moslehi | Oct 2014 | A1 |
20140360570 | Baek | Dec 2014 | A1 |
20150179838 | Rim | Jun 2015 | A1 |
20150206998 | Kapur | Jul 2015 | A1 |
20150270421 | Jeon | Sep 2015 | A1 |
20150280027 | Moors | Oct 2015 | A1 |
20160284896 | Westerberg | Sep 2016 | A1 |
Number | Date | Country |
---|---|---|
102931269 | Feb 2013 | CN |
203038931 | Jul 2013 | CN |
102012205375 | Oct 2013 | DE |
2 218 107 | Aug 2010 | EP |
H10260523 | Sep 1998 | JP |
2009507363 | Feb 2009 | JP |
2011523230 | Aug 2011 | JP |
2012235084 | Nov 2012 | JP |
1020110020062 | Mar 2011 | KR |
WO-2015088782 | Jun 2015 | WO |
Entry |
---|
Hitosugi, “TiO2-Based Transparent Conducting Oxide,” Feb. 9, 2008, Advanced Institute for Materials Research, 1-10. (Year: 2008). |
Axelevitch et al., “Investigation of Optical Transmission in Thin Metal Films,” 2012, Physics Procedia, 32, 1-13 (Year: 2012). |
Second Office Action from Chinese Patent Application No. 201480056621X, dated Dec. 20, 2017, Duplicate Submission. Translation filed Feb. 28, 2018. |
Second Office Action from Chinese Patent Application No. 201480056621X dated Dec. 20, 2017, 7 pgs., with English translation. |
Exam Report from Singapore Patent Application No. 11201604588V, dated Apr. 4, 2018, 3 pgs. |
Office Action for Japanese Patent Application No. 2016-520013, dated Sep. 27, 2018; 9 pgs (including English translation of the Office Action). |
Decision on Rejection Office Action for Japanese Patent Application No. 2016-520013, dated Dec. 4, 2018; 6 pgs; (including English translation of the Office Action). |
Subsequent Substantive Examination Report from Philippine Application No. 1/2016/501055 dated Jun. 6, 2019, 3 pgs. |
International Search Report and Written Opinion from PCT/US2014/067497 dated Mar. 13, 2015, 15 pgs. |
Non-Final Office Action from U.S. Appl. No. 14/100,540 dated Jul. 7, 2015, 34 pgs. |
First Action Interview Pre-Interview Communication from U.S. Appl. No. 14/100,540 dated Nov. 4, 2015, 11 pgs. |
First Action Interview Office Action from U.S. Appl. No. 14/100,540 dated Feb. 17, 2016, 6 pgs. |
International Preliminary Report on Patentability from PCT/US2014/067497 dated Jun. 23, 2016, 11 pgs. |
A. Soderbarg, “Fabrication of BESOI-Materials Using Implanted Nitrogen as an Effective Etch Stop Barrier,” Uppsala University, SOS/SOI Technology Conference, Stateline, Nevada, Oct. 3-5, 1989, 2 pgs. |
Lehmann, V. et al., “Implanted Carbon: An Effective Etch-Stop in Silicon,” J. Electrochem. Soc., vol. 138, No. 5, May 1991, 2 pgs. |
Lu, Nicky C., et al., “Modeling and Optimization of Monolithic Polycrystalline Silicon Resistors”, IEEE Transactions On Electron Devices, vol. ED-28, No. 7, Jul. 1981, pp. 818-830. |
Meier, D. L., et al., “Aluminum alloy back p-n junction dendritic web silicon solar cell”, Elsevier, Solar Energy Materials & Solar Cells 65 (2001), pp. 621-627. |
Nishihashi, T. , et al., “Ion-graphy implanter with stencil mask”, Journal of Vacuum Science & Technology B20, 914 (2002); doi: 10.1116/1.1475982, 5 pgs. |
Rusop, M. , et al., “Photoelectrical properties of pulsed laser deposited boron doped p-carbon/n-silicon and phosphorus doped n-carbon/p-silicon heterojunction solar cells”, Elsevier, Solar Energy 78 (2005) pp. 406-415. |
Tonari, Kazuhiko , et al., “Stencil mask Ion Implantation Technology for realistic approach to wafer process”, AIP Conference Proceedings 866, 401 (2006); doi; 10.1063/1.2401541, 5 pgs. |
Wang, Qi , et al., “Combinatorial synthesis of solid state electronic materials for renewable energy applications”, Elsevier, Applied Surface Science 189 (2002), pp. 271-276. |
First Office Action for Chinese Patent Application No. 201480056621X dated Apr. 17, 2017, 8 pgs., with English translation. |
Office Action from Philippines Patent Application No. 1-2016-501055 dated Oct. 10, 2019, 3 pgs. |
Office Action from Malaysian Patent No. PI 2016000894 dated Dec. 4, 2019, 3 pgs. |
First Office Action from Chinese Patent Application No. 2018107691422 dated Jul. 8, 2021, 8 pgs. |
Number | Date | Country | |
---|---|---|---|
20170162729 A1 | Jun 2017 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14100540 | Dec 2013 | US |
Child | 15436239 | US |