Embodiments of the present invention are in the field of renewable energy and, in particular, solar cells having emitter regions composed of wide bandgap semiconductor material.
Photovoltaic cells, commonly known as solar cells, are well known devices for direct conversion of solar radiation into electrical energy. Generally, solar cells are fabricated on a semiconductor wafer or substrate using semiconductor processing techniques to form a p-n junction near a surface of the substrate. Solar radiation impinging on the surface of, and entering into, the substrate creates electron and hole pairs in the bulk of the substrate. The electron and hole pairs migrate to p-doped and n-doped regions in the substrate, thereby generating a voltage differential between the doped regions. The doped regions are connected to conductive regions on the solar cell to direct an electrical current from the cell to an external circuit coupled thereto
Efficiency is an important characteristic of a solar cell as it is directly related to the capability of the solar cell to generate power. Likewise, efficiency in producing solar cells is directly related to the cost effectiveness of such solar cells. Accordingly, techniques for increasing the efficiency of solar cells, or techniques for increasing the efficiency in the manufacture of solar cells, are generally desirable. Some embodiments of the present invention allow for increased solar cell manufacture efficiency by providing novel processes for fabricating solar cell structures. Some embodiments of the present invention allow for increased solar cell efficiency by providing novel solar cell structures.
Solar cells having emitter regions composed of wide bandgap semiconductor material are described herein. In the following description, numerous specific details are set forth, such as specific process flow operations and material regimes, in order to provide a thorough understanding of embodiments of the present invention. It will be apparent to one skilled in the art that embodiments of the present invention may be practiced without these specific details. In other instances, well-known fabrication techniques, such as subsequent metal contact formation techniques, are not described in detail in order to not unnecessarily obscure embodiments of the present invention. Furthermore, it is to be understood that the various embodiments shown in the figures are illustrative representations and are not necessarily drawn to scale.
Disclosed herein are methods of fabricating solar cells. In one embodiment, a method includes forming, in a process tool having a controlled atmosphere, a thin dielectric layer on a surface of a semiconductor substrate of the solar cell. The semiconductor substrate has a bandgap. Without removing the semiconductor substrate from the controlled atmosphere of the process tool, a semiconductor layer is formed on the thin dielectric layer. The semiconductor layer has a bandgap at least approximately 0.2 electron Volts (eV) above the bandgap of the semiconductor substrate.
Also disclosed herein are solar cells having emitter regions composed of wide bandgap semiconductor material. In one embodiment, a solar cell includes a silicon substrate. A first emitter region is disposed on a surface of the silicon substrate and is composed of an aluminum nitride (AlN) layer doped to a first conductivity type. The AlN layer is disposed on a thin aluminum oxide (Al2O3) layer. A second emitter region is disposed on the surface of the silicon substrate and is composed of a semiconductor material doped to a second, opposite, conductivity type. The second semiconductor material is disposed on a thin dielectric layer. First and second contacts are disposed on, and conductively coupled to, the first and second emitter regions, respectively.
Passivation of solar cells surfaces is typically accomplished with diffusion and oxidation to form a thin dielectric material on one or more surfaces of the solar cell. Forming such a thin dielectric material may provide a structural approach to repelling minority carriers at a surface of the solar cell. Furthermore, the oxidation process may be designed to effectively tie-up interface defects that may exist at the outer most surfaces of the solar cell. The formed dielectric material may have several functions such as, but not limited to, use as a moisture barrier, use as a hydrogen source and, possibly, use as an anti-reflection coating.
The above three aspects of solar cell surface passivation are typically achieved in two or more process operation during the fabrication of the solar cell. However, using multiple process operations may invoke a new set of issues, namely, handling complexity and increased processing cost. Also, typically, is an oxide and diffusion operation are performed in one tool (e.g., in a diffusion furnace), then the dielectric formation is generally performed in a separate process tool. Unfortunately, when the formed oxide is removed from the first process tool (e.g., the furnace) the oxide may be exposed to the atmospheric conditions and contaminants, such as moisture. Accordingly, in an embodiment of the present invention, a high quality oxide is formed and then inhibited from exposure to air and water prior to performing further processing operations.
Diffusion followed by dielectric deposition often involves multiple process tooling at a relatively high cost. Thus, in an embodiment, a silicon passivation operation is performed by growth of a thin, e.g., less than approximately 3 nanometers (and, possibly, less than approximately 2 nanometers) silicon oxide layer in a controlled atmosphere furnace tool. Within the same tool (and, specifically, without exposure to outside lab or fab atmospheric or ambient conditions), deposition of a doped wide bandgap semiconductor on the thin oxide layer follows. In one such embodiment, the furnace is either a low pressure chemical vapor deposition (CVD) furnace or a rapid thermal anneal, or rapid thermal processing (RTP) tool. In a specific embodiment, the oxide growth and deposition occurs on both sides of a substrate or wafer ultimately used to form a solar cell. In an embodiment, the film deposited on the oxide layer is wide bandgap semiconductor material, e.g., with a bandgap greater than approximately 3 electron Volts (eV), having one or more of a large valence band offset, moisture barrier properties, a low stress on silicon, and the ability to be contacted ohmically. Polycrystalline silicon is often coupled with a silicon substrate, but may not be most suitable for blocking minority carriers. By contrast, in an embodiment, the wide bandgap semiconductor material both blocks minority carriers and is highly conducting for majority carriers.
In an embodiment, wide bandgap materials are considered relative to a silicon substrate and may include, but are not limited to, doped amorphous-silicon, silicon carbide, or aluminum gallium nitride, as described in greater detail below. Doped polysilicon is another option that has been previously disclosed. Doped amorphous-silicon may be a good selection for passivation and ohmic contact. In one embodiment, the doped amorphous-silicon used is formed sufficiently thin to minimize optical absorption. In another embodiment, even higher bandgap materials are used to facilitate optical transmission on a light-receiving surface of a substrate, as described in greater details below. In an embodiment, a vacuum tool configuration with a tube low pressure chemical vapor deposition (LPCVD) reactor that can reach high temperatures, e.g., approximately 900 degrees Celsius, is used to form both an oxide and an overlying wide bandgap semiconductor material. In another embodiment, an RTP tool combined with a plasma enhanced CVD (PECVD) tool is used to form both an oxide and an overlying wide bandgap semiconductor material. Other possible embodiments are described in greater detail below.
To better illustrate some of the concepts involved pertaining to at least some of the embodiments described herein,
In comparison,
There are possibly many processing schemes that may be suitable for providing a solar cell having a wide bandgap semiconductor material above a surface of a semiconductor substrate, with an interfacial dielectric and/or passivation layer disposed there between. As a basic example of such a process scheme,
There may be processing advantages associated with one or more embodiments of the present invention. For example, one or more embodiments described herein provide a single-operation passivation process. One or more embodiments described herein provide an ability to use such passivation for fabricating a back N-type contact, simplifying a solar cell process sequence beyond the single-operation passivation process. One or more embodiments described herein provide an approach to having no atmospheric exposure of a formed oxide. One or more embodiments described herein provide an approach for forming a high optical reflectance contact. One or more embodiments described herein provide an approach requiring no need for opening a contact window in the back of an N-type contact. One or more embodiments described herein provide an approach for facilitating full area metal contact formation.
In accordance with an embodiment of the present invention, an improved technique for manufacturing solar cells is to provide a thin dielectric layer and a deposited wide band gap semiconductor layer on the back side of a silicon substrate in a single process tool. A detailed processing scheme is provided below in order to illustrate one of the many possible embodiments for forming a wide bandgap semiconductor material and semiconductor substrate pair for forming emitter regions. Specifically,
As an overview, in the particular embodiment illustrated, regions of doped polysilicon are first formed by dopant driving into deposited silicon layers, or by in-situ formation of doped polysilicon regions. An oxide layer and a layer of a wide band gap doped semiconductor are then formed on the front and back sides of the solar cell, in a single process tool. One variant involves texturizing the front and back surfaces prior to formation of the oxide and wide band gap doped semiconductor formation. Contact holes may then be formed through the upper layers to expose the doped polysilicon regions. A metallization process may then be performed to form contacts onto the doped polysilicon layer. A second group of contacts may also be formed by directly connecting metal to emitter regions on the silicon substrate formed by the wide band gap semiconductor layer positioned between regions of the doped polysilicon on the back side of the solar cell. It is to be understood that embodiments of the present invention need not include all operations depicted and described, nor are embodiments limited to those depicted and described.
Referring to
Referring to
Referring to
Referring to
Referring to
Thus, in an embodiment, at least a portion of the second oxide layer 412 is formed by consuming a portion of the semiconductor substrate 402 by thermal oxidation. In one such embodiment, consuming the portion of the semiconductor substrate 402 includes thermally oxidizing a portion of a single-crystalline N-type silicon substrate to form a silicon dioxide (SiO2) 412 layer having a thickness of approximately 3 nanometers or less on the exposed surfaces of the silicon substrate. In an alternative embodiment, a thin dielectric layer is formed on the first texturized silicon region 430 by depositing a dielectric material layer on the first texturized silicon region 430. In one such embodiment, the depositing involves forming an aluminum oxide (Al2O3) layer on the surface of a single-crystalline N-type silicon substrate. In a specific such embodiment, the aluminum oxide (Al2O3) layer is an amorphous aluminum oxide (Al2O3) layer. Such embodiments may be performed by, e.g., atomic layer deposition (ALD), or other suitable deposition techniques.
Referring to
Referring to
In an embodiment, forming oxide layers 412, 414 and the first wide bandgap semiconductor layer 460 in the same process tool involves using a low pressure chemical vapor deposition (LPCVD) chamber, a rapid thermal anneal (RTA) chamber, a rapid thermal processing (RTP) chamber, an atmospheric pressure chemical vapor deposition (APCVD) chamber, a hydride vapor phase epitaxy (HVPE) chamber, or both of an RTP chamber and a plasma enhanced chemical vapor deposition (PECVD) chamber. In an embodiment, the “same” process tool may be a single or multi-chamber process tool, so long as the atmosphere is a controlled atmosphere different from the atmosphere of the facility housing the process tool.
In an embodiment, the method further doping the first wide bandgap semiconductor layer 460 with charge carrier dopant impurity atoms having a concentration approximately in the range of 1×1017-1×1021 atoms/cm3. In one such embodiment, the doping is performed in situ during the forming of the first wide bandgap semiconductor layer 460. In an alternative such embodiment, the doping is performed subsequent to the forming of the first wide bandgap semiconductor layer 460.
Referring to
Referring to
Referring to
Referring to
Thus, in an embodiment, a first emitter region is formed from doped polycrystalline silicon, while a second emitter region is formed from a wide bandgap semiconductor material. In another embodiment, however, instead of doped polysilicon, the first emitter regions is also formed from a material having a bandgap at least approximately 0.2 electron Volts (eV) above the bandgap of 402, e.g., above a single-crystalline N-type silicon substrate.
In another aspect, as described above, with reference to
In one such embodiment, the semiconductor material has a bandgap at least approximately 0.2 electron Volts (eV) above the bandgap of the silicon substrate. That is, both types of emitter regions include wide band gap materials. However, in another such embodiment, the semiconductor material is composed of polycrystalline silicon, e.g., similar to the structures described in association with
In one embodiment, the first and second emitter regions are disposed on a back-contact surface of the semiconductor substrate. The silicon substrate further includes a light-receiving surface opposite the back-contact surface. The light-receiving surface has a thin aluminum oxide (Al2O3) layer disposed thereon, and an aluminum nitride (AlN) layer disposed on the thin aluminum oxide (Al2O3) layer. In one embodiment, a portion of the aluminum nitride (AlN) layer is disposed over at least a portion of the second emitter region, similar to the structure described in association with
Several embodiments described herein include forming emitter regions for solar cells by providing a thin dielectric layer and a deposited wide band gap semiconductor layer on the back side of a silicon substrate in a single process tool. It is to be understood that other embodiments need not be limited there to. For example, in an embodiment, a passivation layer for a solar cell is formed by providing a thin dielectric layer and a deposited wide band gap semiconductor layer on the front and back sides of a silicon substrate in a single process tool. An emitter region need not be formed from the passivation layer.
Thus, solar cells having emitter regions composed of wide bandgap semiconductor material and methods of fabricating solar cells have been disclosed. In accordance with an embodiment of the present invention, a method includes forming a thin dielectric layer on a surface of a semiconductor substrate of the solar cell in a process tool having a controlled atmosphere. The semiconductor substrate has a bandgap. A semiconductor layer is then formed on the thin dielectric layer without removing the semiconductor substrate from the controlled atmosphere of the process tool. The semiconductor layer has a bandgap at least approximately 0.2 electron Volts (eV) above the bandgap of the semiconductor substrate. In one such embodiment, the method further includes forming an emitter region for the solar cell from the semiconductor layer. In another such embodiment, forming the semiconductor layer involves forming a layer substantially transparent in the visible spectrum.
This application is a continuation of U.S. patent application Ser. No. 14/945,708, filed on Nov. 19, 2015, which is a continuation of Ser. No. 14/706,773, filed on May 7, 2015, now U.S. Pat. No. 9,219,173, issued on Dec. 22, 2015, which is a continuation of U.S. patent application Ser. No. 13/429,138, filed on Mar. 23, 2012, now U.S. Pat. No. 9,054,255, issued on Jun. 9, 2015, the entire contents of which are hereby incorporated by reference herein.
Number | Name | Date | Kind |
---|---|---|---|
6177302 | Yamazaki et al. | Jan 2001 | B1 |
7737357 | Cousins | Jun 2010 | B2 |
7786376 | Nag et al. | Aug 2010 | B2 |
8551866 | Moslehi et al. | Oct 2013 | B2 |
8597970 | Cousins et al. | Dec 2013 | B2 |
8637340 | Moslehi et al. | Jan 2014 | B2 |
8679889 | Cousins et al. | Mar 2014 | B2 |
9219173 | Swanson | Dec 2015 | B2 |
10170657 | Swanson | Jan 2019 | B2 |
20060255340 | Manivannan et al. | Nov 2006 | A1 |
20080047601 | Nag et al. | Feb 2008 | A1 |
20090081842 | Nelson et al. | Mar 2009 | A1 |
20090173373 | Walukiewicz et al. | Jul 2009 | A1 |
20090301557 | Agostinelli et al. | Dec 2009 | A1 |
20090308438 | De Ceuster et al. | Dec 2009 | A1 |
20100015756 | Weidman et al. | Jan 2010 | A1 |
20100300518 | Moslehi et al. | Dec 2010 | A1 |
20100304521 | Seutter et al. | Dec 2010 | A1 |
20110136285 | Kim | Jun 2011 | A1 |
20110237023 | Lim | Sep 2011 | A1 |
20110272012 | Heng et al. | Nov 2011 | A1 |
20110299167 | Woolf | Dec 2011 | A1 |
20110303278 | Fu et al. | Dec 2011 | A1 |
20120073658 | Tomita | Mar 2012 | A1 |
20120122272 | Rana et al. | May 2012 | A1 |
20120171804 | Moslehi et al. | Jul 2012 | A1 |
20120178203 | Moslehi et al. | Jul 2012 | A1 |
20120225515 | Moslehi et al. | Sep 2012 | A1 |
20130112275 | Hkematshoar-Tabari | May 2013 | A1 |
20130130430 | Moslehi et al. | May 2013 | A1 |
20130140838 | Wang et al. | Jun 2013 | A1 |
20130164883 | Moslehi et al. | Jun 2013 | A1 |
20130167915 | Moslehi et al. | Jul 2013 | A1 |
20130213469 | Kramer et al. | Aug 2013 | A1 |
20130228221 | Moslehi et al. | Sep 2013 | A1 |
20130233378 | Moslehi et al. | Sep 2013 | A1 |
20130319520 | Moslehi et al. | Dec 2013 | A1 |
20140017846 | Moslehi et al. | Jan 2014 | A1 |
20140020752 | Arimoto et al. | Jan 2014 | A1 |
Number | Date | Country |
---|---|---|
104011881 | Aug 2014 | CN |
2 339 648 | Jun 2011 | EP |
H01289271 | Nov 1989 | JP |
2003298078 | Oct 2003 | JP |
2008533730 | Aug 2008 | JP |
2009535845 | Oct 2009 | JP |
2012054424 | Mar 2012 | JP |
2012060080 | Mar 2012 | JP |
200947725 | Nov 2009 | TW |
201128796 | Aug 2011 | TW |
WO-03083955 | Oct 2003 | WO |
WO-2005093856 | Oct 2005 | WO |
WO-2006135443 | Dec 2006 | WO |
WO-2009094578 | Jul 2009 | WO |
WO-2011076753 | Jun 2011 | WO |
Entry |
---|
U.S. Appl. No. 13/333,908, filed Dec. 21, 2011, 25 pgs. |
U.S. Appl. No. 13/333,904, filed Dec. 21, 2011, 25 pgs. |
Non-Final Office Action for Mexico Patent Application No. MX/a/2014/011246 dated Nov. 3, 2015, 2 pgs. |
1st Office Action for China Patent Application No. 201280071731.4 dated Dec. 4, 2015, 12 pgs. |
Extended European Search Report from EP Patent Application No. 12871937.4 dated Apr. 8, 2015, 9 pgs. |
International Preliminary Report on Patentability from PCT/US2012/070711 dated Oct. 2, 2014, 8 pgs. |
International Search Report and Written Opinion from PCT/US2012/070711 dated Apr. 25. 2013, 11 pgs. |
First Action Interview Office Action from U.S. Appl. No. 13/429,138 dated Sep. 24, 2014, 4 pgs. |
Second Office Action for China Patent Application No. 201280071731.4 dated Jul. 19, 2016, 8 pgs., with English translation. |
Non-Final Office Action for Japanese Patent Application No. 2015-501665 dated Nov. 22, 2016, 6 pgs., with English translation. |
Non-Final Office Action for Japanese Patent Application No, 2015-501665 dated Mar. 7, 2017, 2 pgs. with English translation. |
Notice of First Office Action from Japanese Patent Application No. 2017-112826 dated Nov. 14, 2017, 7 pgs. |
Second Office Action from Chinese Patent Application No. 2016102067382 dated Jan. 26, 2018. |
Final Rejection from Japanese Patent Application No. 2017-112826 dated Feb. 8, 2018, 3 pgs., with English translation. |
Examination Report from Malaysian Patent Application No. PI2014002689 dated Feb. 28, 2018, 4 pgs. |
Notice of Preliminary Rejection (Non-Final) for Korean Patent Application No. 102014-7029299, dated Sep. 5, 2018; 6 pgs—including partial English translation of office action. |
Non-Final Notice of Reasons for Rejection for Japanese Application No. 2018-073440, dated Mar. 29, 2019, 7 pgs.—including English translation of the Rejection. |
First Examination Report from European Patent Application No. 12871937.4 dated Jun. 12, 2019, 6 pgs. |
Non-Final Notice of Preliminary Rejection from Korean Patent Application No. 10-2019-7017292 dated Aug. 5, 2019, 4 pgs. |
Number | Date | Country | |
---|---|---|---|
20190131477 A1 | May 2019 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14945708 | Nov 2015 | US |
Child | 16230968 | US | |
Parent | 14706773 | May 2015 | US |
Child | 14945708 | US | |
Parent | 13429138 | Mar 2012 | US |
Child | 14706773 | US |