This application claims the priority benefits of Taiwan application serial no. 106137211, filed on Oct. 27, 2017. The disclosure of which is hereby incorporated by reference herein in its entirety.
The technical field relates to a solar cell.
Tunneling solar cells are currently under development, such as heterojunction silicon solar cells, and they are a kind of high efficiency solar cells. They have considerably enhanced electricity generation capacity and thereby reduce the cost of power generation.
In terms of common tunneling solar cells, during the manufacturing process, a silicon oxide layer is usually grown on one side of a silicon wafer to serve as a tunneling layer. However, since this silicon oxide layer cannot have good surface passivation characteristics, a high-temperature annealing process is required for improving passivation quality.
The aforesaid high-temperature annealing process is usually performed in a furnace. However, under high temperature conditions, the silicon oxide layer grows such that carriers within the silicon wafer cannot be freely transported via the tunneling mechanism. Accordingly, before performing the annealing process, a doped amorphous silicon layer may be formed on the silicon oxide layer in order to prevent excessive growth of the silicon oxide layer. After the annealing process, the doped amorphous silicon layer is transformed into a doped polysilicon layer.
However, common polysilicon layers have an energy gap of 1.1 eV, and may thus affect optical absorption. As a result, light entering the silicon wafer may be somewhat lost.
One of exemplary embodiments of the disclosure provides a solar cell. The solar cell includes a silicon substrate having a first surface and a second surface, a first passivation structure disposed on the first surface of the silicon substrate, and a first metal electrode disposed on the first passivation structure. The first passivation structure includes a tunneling layer and a doped polysilicon layer. The tunneling layer is disposed on the first surface of the silicon substrate, and the doped polysilicon layer is disposed on the tunneling layer. The doped polysilicon layer includes a first region and a second region having different thicknesses from each other, and the thickness of the first region is greater than the thickness of the second region, wherein the thickness of the first region is between 50 nm and 500 nm, and the thickness of the second region is greater than 0 and equal to or less than 250 nm. The first metal electrode is disposed on the first region of the doped polysilicon layer.
Several exemplary embodiments accompanied with figures are described in detail below to further describe the disclosure in details.
Several exemplary embodiments accompanied with figures are described in detail below. However, the exemplary embodiments described herein are not intended to limit the scope of the disclosure. In addition, the figures only serve the purpose of illustration and are not illustrated according to actual dimensions, and different layers or regions may be enlarged or contracted so as to be shown in a single figure. Moreover, although terms such as “first” and “second” are used herein to indicate different elements, regions and/or layers, these elements, regions and/or layers are not to be limited by these terms. Rather, these terms are only used to distinguish one element, region, or layer, from another element, region, or layer. Thus, a first element, region, or layer mentioned below may also be referred to as a second element, region, or layer, without departing from the teachings of the exemplary embodiments. Moreover, to facilitate understanding, the same elements will hereinafter be denoted by the same reference numerals.
Referring to
In the present embodiment, the doped polysilicon layer 108 includes a first region 110 and a second region 112 having different thicknesses from each other, and a thickness T1 of the first region 110 is greater than a thickness T2 of the second region 112, wherein the thickness T1 of the first region 110 is between 50 nm and 500 nm, and the thickness T2 of the second region 112 is greater than 0 and equal to or less than 250 nm. Due to the thickness difference in the structure of the doped polysilicon layer 108, the incident light absorbed by the second region 112 of the doped polysilicon layer 108 can be reduced. In the meantime, minority carriers can be collected by the doped polysilicon layer 108, so as to improve short-circuit current and conversion efficiency. The doped polysilicon layer 108 of the present embodiment may be formed in the following manner. First, a doped amorphous silicon or polysilicon film having the thickness T2 is formed all over a surface of the tunneling layer 106 by a chemical vapor deposition (CVD) process. Next, the second region 112 is covered by a mask, while the doped amorphous silicon or polysilicon film is continuously deposited, thus forming the first region 110 having the thickness T1. Then, a thermal diffusion process is performed to complete fabrication of the doped polysilicon layer 108. The metal electrode 104 is disposed on the first region 110 of the doped polysilicon layer 108. The metal electrode 104 may be a metal electrode used in the solar cell field, such as aluminum (Al), silver (Ag), molybdenum (Mo), gold (Au), platinum (Pt), nickel (Ni) or copper (Cu). The aforesaid mask used in fabricating the doped polysilicon layer 108 may also be used during formation of the metal electrode 104.
In one exemplary embodiment, the thickness T1 of the first region 110 is between 50 nm and 300 nm, and the thickness T2 of the second region 112 is ½ time to 1/50 time the thickness T1 of the first region 110. In another exemplary embodiment, the thickness T2 of the second region 112 is between 1 nm and 150 nm. Moreover, in view of battery conversion efficiency, as the thickness T1 of the first region 110 decreases, a ratio (T2/T1) of the thickness T2 of the second region 112 to the thickness T1 of the first region 110 preferably decreases. For example, if the thickness T1 of the first region 110 is 200 nm or less, the thickness T2 of the second region 112 is preferably 40 nm or less (i.e., T2/T1=1/5 or less); if the thickness T1 of the first region 110 is 180 nm or less, the thickness T2 of the second region 112 is preferably 18 nm or less (i.e., T2/T1=1/10 or less).
In
A difference between the structures of
A difference between the structures of
Referring to
In the present embodiment, the doped polysilicon layer 310 includes a first region 312 and a second region 314 having different thicknesses from each other. The first region 312 is interposed between the tunneling layer 308 and the first metal electrode 302, and the thickness T1 of the first region 312 is greater than the thickness T2 of the second region 314, wherein the thickness T1 of the first region 312 is between 50 nm and 500 nm, and the thickness T2 of the second region 314 is greater than 0 and equal to or less than 250 nm. Due to the thickness difference in the structure of the doped polysilicon layer 310, the incident light absorbed by polysilicon can be reduced. In the meantime, minority carriers can be collected by the doped polysilicon layer 310, so as to improve short-circuit current and conversion efficiency. In the present embodiment, the area of the first region 312 is equal to the area of the first metal electrode 302. However, the disclosure is not limited thereto, and the area of the first region 312 may also be greater than or smaller than the area of the first metal electrode 302.
In one exemplary embodiment, the thickness T1 of the first region 312 is between 50 nm and 300 nm, and the thickness T2 of the second region 314 is ½ time to 1/50 time the thickness T1 of the first region 312. In another exemplary embodiment, the thickness T2 of the second region 314 is between 1 nm and 150 nm. Moreover, in view of battery conversion efficiency, as the thickness T1 of the first region 312 decreases, the ratio (T2/T1) of the thickness T2 of the second region 314 to the thickness T1 of the first region 312 preferably decreases. For example, if the thickness T1 of the first region 312 is 200 nm or less, the thickness T2 of the second region 314 is preferably 40 nm or less (i.e., T2/T1=1/5 or less); if the thickness T1 of the first region 312 is 180 nm or less, the thickness T2 of the second region 314 is preferably 18 nm or less (i.e., T2/T1=1/10 or less).
In
In addition, a passivation structure composed of another tunneling layer 318 and another doped polysilicon layer 320 is further disposed on the second surface 300b of the silicon substrate 300, wherein, similarly as the tunneling layer 308, the tunneling layer 318 has the function of passivating surface defects of a wafer (i.e., the silicon substrate 300) to reduce carrier recombination. The tunneling layer 318 is made of, for example, SiO2, SiON, Al2O3, or SiN. The doped polysilicon layer 320 may be a layer having uniform thickness disposed between the tunneling layer 318 and the second metal electrode 304, and is configured to collect minority carriers. In view of electrical transmission, a transparent conducting oxide (TCO) layer 322 may further be disposed all over between the doped polysilicon layer 320 and the second metal electrode 304. The TCO layer is made of, for example, indium tin oxide (ITO), indium zinc oxide (IZO), aluminum tin oxide (ATO), gallium-doped zinc oxide (GZO), aluminum gallium zinc oxide (AGZO), cadmium tin oxide (CTO), zinc oxide (ZnO), zirconium dioxide (ZrO2) or other suitable material. In another exemplary embodiment, similarly as the doped polysilicon layer 310, the doped polysilicon layer 320 may include a first region and a second region having different thicknesses from each other. The second metal electrode 304 may be disposed on the first region of the doped polysilicon layer 320 in this passivation structure, and the thickness difference between the first region and the second region is omitted from description since it can be understood from the above description.
In the following, the effects of the exemplary embodiments of the disclosure are verified by way of simulation. However, the scope of the disclosure is not limited to the following descriptions.
Simulation Experiment 1
A solar cell of Simulation Experiment 1 is as shown in
It is clear from
Simulation Experiment 2
In addition, the solar cell of Simulation Experiment 1 was used as a simulating structure, and an analysis was conducted of variation in the thickness of the first region and in the ratio of the thickness of the second region to the thickness of the first region of the doped polysilicon layer in the solar cell. The results thereof were as shown in Table 1 below and
It is clear from
In summary, by setting a doped polysilicon layer to have different thickness ranges in different regions and using the doped polysilicon layer as a part of a passivation structure, collection of minority carriers and reduction in incident light absorption can both be achieved. Not only good thermostability, low resistivity and low light absorption can be obtained, but also the short-circuit current of the solar cell having the above structure can be improved, which thus achieves higher conversion efficiency.
It will be apparent to those skilled in the art that various modifications and variations can be made to the disclosed embodiments without departing from the scope or spirit of the disclosure. In view of the foregoing, it is intended that the disclosure covers modifications and variations provided that they fall within the scope of the following claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
106137211 | Oct 2017 | TW | national |