Solar panels with integrated cell-level MPPT devices

Information

  • Patent Grant
  • 9800053
  • Patent Number
    9,800,053
  • Date Filed
    Tuesday, October 4, 2011
    12 years ago
  • Date Issued
    Tuesday, October 24, 2017
    6 years ago
Abstract
One embodiment of the present invention provides a solar cell panel that includes a front-side cover, a back-side cover, a number of solar cells situated between the front-side cover and the back-side cover, and a number of maximum power point tracking (MPPT) devices situated between the front-side cover and the back-side cover.
Description
BACKGROUND

Field


This disclosure is generally related to solar panels. More specifically, this disclosure is related to a solar panel that is integrated with cell-level maximum power point tracker (MPPT) devices.


Related Art


A solar module/panel generally consists of individual solar cells that are electrically connected together in series. The serial connection of the solar cells increases the power and voltage output. For example, if n solar cells are connected in series, and are operating at exactly the same current and voltage, given that all of them have identical electrical characteristics and experience the same insolation and temperature, then the output voltage is n times that of an individual solar cell. However, one failed solar cell can significantly reduce the electricity generation of the entire module. In addition, power mismatch between electrically coupled solar cells can lead to drastic and disproportionate loss of power because the output current of the entire module is determined by the solar cell with the lowest output current. For example, when one solar cell is shaded while the remaining cells in the module are not, the power generated by the “good” cells can be dissipated by the shaded cell rather than powering the load. Shading of as little as 9% of a solar panel surface can lead to a system-wide power loss of as much as 54%. In some cases, the power mismatch can lead to a complete module failure (if safeguards like bypass diodes are not implemented).


Solar panel performance mismatch can be caused by a range of real-world phenomena, including partial shading caused by trees/handrails/chimney, bird droppings or debris, mismatch in cell/panel manufacture, lifetime degradation, differential aging/soiling, etc. Over time, the energy loss due to power mismatch among solar cells/modules can negatively impact the return on investment (ROI) of the solar array owner; weaken the economic rationale for solar power; and lead to installers and homeowners not utilizing roof space because of the shading and mismatch problems.


To overcome performance mismatch among solar cells within a module, a centralized form of performance optimization is carried out by an array solar inverter. Note that a large solar array often comprises individual solar panels that are connected in parallel. Typically, a series-connected set of solar cells or modules within a panel is called a “string,” and a set of parallelly connected strings is called a “block.” The array solar inverter receives DC current from each individual solar panel, and converts the DC current to AC. In addition, the solar inverter is configured to optimize the array's power generation by performing maximum power point tracking (MPPT) at the panel level.


SUMMARY

One embodiment of the present invention provides a solar cell panel that includes a front-side cover, a back-side cover, a number of solar cells situated between the front-side cover and the back-side cover, and a number of maximum power point tracking (MPPT) devices situated between the front-side cover and the back-side cover.


In a variation on the embodiment, a respective MPPT device is configured to control output power of a subset of solar cells.


In a variation on the embodiment, a respective MPPT device is configured to control output power of a single solar cell.


In a variation on the embodiment, a respective MPPT device includes an MPPT integrated circuit (IC) chip.


In a further variation, the MPPT IC chip is placed next to a corner of a corresponding solar cell.


In a further variation, the MPPT IC chip is placed under an edge of a corresponding solar cell and an edge of a solar cell adjacent to the corresponding solar cell.


In a further variation, the MPPT IC chip is electrically coupled to at least one solar cell using one of the following methods: solder bumps, flip-chip bonding, and contact wrap-through.


In a variation on the embodiment, a respective solar cell's busbar configuration is one of: a double-busbar configuration, a single center busbar configuration, and a single edge busbar configuration.





BRIEF DESCRIPTION OF THE FIGURES


FIG. 1 presents a diagram illustrating the schematic of a conventional solar array (prior art).



FIG. 2 presents a diagram illustrating the schematic of a solar array implementing cell-level maximum power point tracking (MPPT), in accordance with an embodiment of the present invention.



FIG. 3 presents a diagram illustrating the process of fabricating a solar panel with cell-level MPPT, in accordance with an embodiment of the present invention.



FIG. 4A presents a diagram illustrating one exemplary MPPT IC chip placement, in accordance with an embodiment of the present invention.



FIG. 4B presents a diagram illustrating one exemplary MPPT IC chip placement, in accordance with an embodiment of the present invention.



FIG. 5 presents a diagram illustrating the side view of a solar module implementing cell-level MPPT, in accordance with an embodiment of the present invention.





In the figures, like reference numerals refer to the same figure elements.


DETAILED DESCRIPTION

The following description is presented to enable any person skilled in the art to make and use the embodiments, and is provided in the context of a particular application and its requirements. Various modifications to the disclosed embodiments will be readily apparent to those skilled in the art, and the general principles defined herein may be applied to other embodiments and applications without departing from the spirit and scope of the present disclosure. Thus, the present invention is not limited to the embodiments shown, but is to be accorded the widest scope consistent with the principles and features disclosed herein.


Overview


Embodiments of the present invention provide a solar module/panel capable of performing cell-level MPPT. To enable cell-level MPPT, each solar cell or group of cells within the module is electrically coupled to an MPPT device, which optimizes the power output of the solar cell or the group of cells. During the fabrication of the solar panel, the MPPT devices are placed adjacent to individual solar cells before inter-connected bus lines are formed and before encapsulation. Consequently, energy losses due to power mismatch among solar cells can be partially recouped.


Cell-Level MPPT


The serial connection of solar cells within a panel and parallel connections of panels in a solar array can lead to several problems. For example, if one series string experiences an open circuit, the corresponding parallel block will then have a lower current (and correspondingly lower power output) than the remaining blocks in the array. Similarly, in cases where bypass diodes are used, the voltage output of a string may be lowered when current is rerouted around under-performing cells.


A lowered output voltage from one panel leaves the solar inverter with two bad options: optimize the voltage for the under-performing panel or maximize the energy harvest from the unaffected panels. In most cases, the inverter chooses to maximize the energy output of the unaffected panels, which often causes the energy harvest of the impaired panel to drop to near zero.


In addition to mismatch losses (which are caused by the interconnected solar cells or modules not having identical properties or experiencing different conditions), another issue affecting maximum power capture from solar panels involves physically tracking the solar radiant. However, it is not economical to apply solar tracking to residential installation of solar panels. A fixed installation is effectively “shaded” most of the day when the incident angel of sun light is not minimized with respect to the solar panels. Moreover, ambient temperature (especially in tropical and semi-tropical regions) typically lowers the source voltage of the solar panels, thus affecting the overall power capacity of the solar panels.


To overcome these power losses, a “global” solution implementing panel-level MPPT has been commonly used. FIG. 1 presents a diagram illustrating the schematic of a conventional solar array (prior art). In FIG. 1, solar array 100 includes a number of solar panels, such as panels 102 and 104. Each solar panel includes a number of serially coupled solar cells. For example, solar panel 102 includes solar cells 106, 108, and 110, which are wired sequentially. The outputs of the solar panels are fed into an array inverter 112, which is configured to convert the DC output from each panel to AC and perform MPPT for each solar panel.


However, this solution only considers mismatch among panels without considering cell-to-cell mismatch within a solar panel. A better solution is to provide MPPT at the cell level in order to fully optimize solar panel performance by minimizing cell level mismatch resulting from various factors, such as uneven shading, debris, lifetime degradation, differential aging, and differential soiling.


Embodiments of the present invention use MPPT integrated circuit (IC) chips to manage power output of individual solar cells or groups of solar cells on a solar panel. Although the performance of individual cells may vary, the MPPT ICs ensure that each cell or cell group operates at the maximum power point, and the output current of each solar cell remains constant. Consequently, the solar cells on a string can all perform at the maximum power level, without their current being limited by the output of an impaired solar cell. Implementing cell-level MPPT allows a partially shaded or otherwise obscured panel to deliver the maximum capable power. This cell-level MPPT methodology can recoup up to around 30% of the energy loss resulting from mismatch. It also eliminates cell-binning requirements and may increase yield. Hence, this methodology can significantly enhance the ROI for the array owner by eliminating the need for installers' inventory management for matching panels within a string as well as reducing warranty reserves because replacement panels no longer need to be matched to the old system. Cell-level MPPT can also increase available surface area for the installation of a solar array, particularly in situations where there may be structural shading of the array at certain hours of the day or during certain seasons of the year.



FIG. 2 presents a diagram illustrating the schematic of a solar array implementing cell-level maximum power point tracking (MPPT), in accordance with an embodiment of the present invention. Solar array 200 includes a number of solar panels, such as solar panels 202 and 204. Each solar panel includes a number of solar cells. For example, solar panel 202 includes solar cells 206, 208, and 210. Each solar cell is coupled to an MPPT IC chip, which performs MPPT on the coupled solar cell. For example, solar cell 206 is coupled to MPPT IC chip 212, which is configured to perform MPPT over solar cell 206. Similarly, solar cells 208 and 210 are coupled to MPPT IC chips 214 and 216, respectively. Note that each MPPT IC chip is configured to optimize the power output of the coupled solar cell independently, without receiving interference from other adjacent solar cells. For example, MPPT IC chip 212 optimizes the power output of solar cell 206 regardless of the performance of solar cells 208 and 210. The outputs of the solar panels are fed into an array inverter 218, which is configured to convert the DC current output from each panel to AC. Note that because each solar cell output has been optimized by the cell-level MPPT, in one embodiment, array inverter 218 does not have the MPPT functionality.



FIG. 3 presents a diagram illustrating the process of fabricating a solar panel with cell-level MPPT, in accordance with an embodiment of the present invention. During operation, a number of previously fabricated solar cells are assembled into a string using a conventional method (operation 302). Subsequently, MPPT IC chips are placed adjacent to the solar cells (operation 304). In one embodiment, the MPPT IC chips are placed at the corner spacing between adjacent solar cells. Such placement allows the MPPT IC chip manufacturers to fabricate chips with relatively large thickness, thus making the fabrication process relatively simpler. In another embodiment, the MPPT IC chips are placed beneath two adjacent solar cells. This scheme allows the IC chips to be protected from direct sunlight, and thus provides better reliability. Other placement schemes are also possible as long as they enable the electrical coupling between each solar cell and each MPPT IC chip.


Once the MPPT IC chips are put in place, a modified stringing/tabbing process is performed to ensure proper electrical connection between each solar cell and its corresponding MPPT IC chip, and between adjacent solar cell-MPPT IC units (operation 306). Note that the conventional stringing/tabbing process is used to interconnect solar cells by soldering leads (or tabs) to cell contacts in order to produce assembled solar cell strings. This modified stringing/tabbing process includes electrically coupling top electrode(s) to one terminal of the IC chips and bottoms electrode(s) to another terminal of the IC chips. Note that standard methods, such as solder bumps, flip-chip bonding, contact wrap-through, etc., can be used to electrically couple together the MPPT IC chips and the corresponding solar cells.


A typical MPPT IC chip is a three-terminal device, including two input terminals coupled to the corresponding solar cell and an output terminal coupled to the adjacent solar cell. Depending on how the MPPT IC chips are packaged or the locations of the terminals, electrical contacts can be made between solar cell electrodes and the MPPT IC chip terminals. In one embodiment, the top and bottom electrodes of a solar cell are coupled to the two input terminals of an MPPT IC chip, and the top or bottom electrode of the adjacent solar cell is coupled to the output of the MPPT IC chip. Note that the modified stringing/tabbing process results in a series connection for solar cells in a string similar to the solar cell string formed by a standard stringing process.


Subsequently, bus ribbons are soldered to the strings of solar cells and MPPT IC chips to form a completely interconnected module (operation 308), followed by a standard lamination process that seals the solar cells and the MPPT IC chips in place between a front-side cover (often made of glass) and a back-side cover (often made of a polymer, such as Tedlar®, registered trademark of DuPont of Wilmington, Del., U.S.) (operation 310). The lamination process protects the solar cells and the MPPT IC chips from damage caused by exposure to environmental factors. A standard framing/trimming process (operation 312) and formation of a junction box (operation 314) are performed to finish the manufacture of the solar panel.



FIG. 4A presents a diagram illustrating one exemplary MPPT IC chip placement, in accordance with an embodiment of the present invention. In FIG. 4A, solar panel 400 includes six solar cells, solar cells 402, 404, 406, 408, 410, and 412. Each solar cell corresponds to an MPPT IC chip, which controls the power output of the solar cell and is placed at the lower right or left corner of the solar cell. For example, solar cell 406 corresponds to MPPT IC chip 414, which is placed at the lower right corner of solar cell 406; and solar cell 408 corresponds to MPPT IC chip 416, which is placed at the lower left corner of solar cell 408. Note that the two inputs of an MPPT IC chip are coupled to its corresponding solar cell, and the one output of the MPPT IC chip is coupled to an adjacent, serially connected solar cell. For example, the two inputs of MPPT IC chip 414 are coupled to the top and bottom electrodes of solar cell 406, and the output of MPPT IC chip 414 is coupled to either the top or the bottom electrode of solar cell 408. After the stringing/tabbing process, a series connection (402-404-406-408-410-412) is made. The wiring between the solar cells and the MPPT IC chips is not shown in FIG. 4A. This placement scheme has minimum impact on existing solar cell packaging scheme, because the MPPT IC chips are placed at locations that are previously unoccupied. In addition, this allows the manufacturer of the MPPT IC chips to have more leeway in the thickness of the IC chips. For example, the IC chip can be as thick as the solar cell.



FIG. 4B presents a diagram illustrating one exemplary MPPT IC chip placement, in accordance with an embodiment of the present invention. In FIG. 4B, solar panel 420 includes six solar cells, solar cells 422, 424, 426, 428, 430, and 432. The MPPT IC chip that controls the output power of a solar cell is placed under the right edge of the solar cell. Note that although the MPPT IC chip is under two adjacent solar cells, it only controls the output power of the solar cell on one side. For example, the output power of solar cell 424 is controlled by MPPT IC chip 434, which is placed under the edges of solar cells 424 and 426. The two inputs of MPPT IC chip 434 are coupled to the top and bottom electrodes of solar cell 424, and the output of MPPT IC chip 434 is coupled to either the top or the bottom electrode of solar cell 426. The wiring between the solar cells and the MPPT IC chips is not shown in FIG. 4B. Because the MPPT IC chips are placed beneath the solar cells, they are protected from direct sunlight.


The wiring scheme between solar cells and MPPT IC chips varies depending on how the MPPT IC chips are packaged. In one embodiment, the input terminals of an MPPT IC chip are placed at the top and bottom sides of the chip and the output of the MPPT IC chip is placed at the top side of the chip. FIG. 5 presents a diagram illustrating the side view of a solar module implementing cell-level MPPT, in accordance with an embodiment of the present invention.


In FIG. 5, each solar cell in solar module 500 includes a top electrode and a bottom electrode. For example, solar cell 502 includes a top electrode 504 and a bottom electrode 506. Each MPPT IC chip includes a top input terminal, a bottom input terminal, and a top output terminal. For example, MPPT IC chip 508 includes a top input terminal 510, a bottom input terminal 512, and an output terminal 514. Top input terminal 510 and bottom input terminal 512 are coupled to top electrode 504 and bottom electrode 506, respectively. Output terminal 514 is coupled to an adjacent solar cell 516.


The solar cells and the MPPT IC chips are sandwiched between adhesive polymer layers 518 and 520, which can later be cured. Materials that can be used to form adhesive polymer layers 518 and 520 include, but are not limited to: ethylene-vinyl acetate (EVA), acrylic, polycarbonate, polyolefin, and thermal plastic. Solar module 500 further includes a front-side cover 522 and a back-side cover 524. Front-side cover 522 is usually made of glass and back-side cover 524 is usually made of a polymer, such as Tedlar®. When adhesive polymer layers 518 and 520 are cured, front- and back-side covers 522 and 524 are laminated, sealing the solar cells and the MPPT IC chips within, thus preventing damage caused by exposure to environmental factors.


Note that the detailed layer structure of the solar cells is not specified here because the solar cells can be of various types, including, but not limited to: monocrystalline and multicrystalline solar cells. In addition, the metallization patterns of the busbars on the solar cells include various configurations, such as one or two bus bars in the center, or a single edge bus bar.


The examples shown in FIGS. 4A, 4B, and 5 are for illustration purposes only and should not limit the scope of this disclosure. In general, embodiments of the present invention provide a novel solar panel that implements cell-level MPPT. In some embodiments, an MPPT device optimizes the output power of a single solar cell. In some embodiments, an MPPT device optimizes the output power of a group of solar cells, such as a solar cell string. In some embodiments, MPPT IC chips are integrated inside the solar panel before the front- and back-side covers are laminated. Placement of the MPPT IC chips shown in FIGS. 4A and 4B is merely exemplary; other placement schemes are also possible, as long as they enable electrical coupling between the solar cells and the MPPT IC chips. The packaged solar module shown in FIG. 5 is merely an example, and other types of packaging schemes are also possible.


The foregoing descriptions of various embodiments have been presented only for purposes of illustration and description. They are not intended to be exhaustive or to limit the present invention to the forms disclosed. Accordingly, many modifications and variations will be apparent to practitioners skilled in the art. Additionally, the above disclosure is not intended to limit the present invention.

Claims
  • 1. A solar cell panel, comprising: a first cover on a first side of the solar panel;a second cover on a second side of the solar panel;a number of solar cells positioned between the first cover and the second cover, wherein a respective solar cell comprises a first electrode positioned on a first surface and a second electrode positioned on a second surface, and wherein the first and second surfaces are opposite to each other; anda maximum power point tracking integrated circuit chip positioned between a first solar cell and a nearest adjacent solar cell, wherein the maximum power point tracking integrated circuit chip is placed adjacent to an edge of the first solar cell and an edge of the nearest adjacent solar cell, wherein the maximum power point tracking integrated circuit chip includes a first input, a second input, and an output,wherein the first input, second input, and the output of the maximum power point tracking integrated circuit chip are physically separated from one another,wherein the first and second inputs are on opposite sides of the maximum power point tracking integrated circuit chip;wherein the first input is in direct contact with and substantially aligned in the same plan as the first electrode of the first solar cell,wherein the second input is in direct contact with and substantially aligned in the same plane as the second electrode of the first solar cell,wherein the output is in direct contact with the first electrode of the nearest adjacent solar cell, andwherein the maximum power point tracking integrated circuit chip provides a serial connection between the first solar cell and the nearest adjacent solar cell.
  • 2. The solar panel of claim 1, wherein the maximum power point tracking integrated circuit chip is configured to control output power of a subset of solar cells.
  • 3. The solar panel of claim 1, wherein the maximum power point tracking integrated circuit chip is configured to control output power of a single solar cell.
  • 4. The solar panel of claim 1, wherein the maximum power point tracking integrated circuit chip is placed next to a corner of the first solar cell.
  • 5. The solar panel of claim 1, wherein the maximum power point tracking integrated circuit chip is electrically coupled to the first solar cell and the nearest adjacent solar cell using one of the following methods: solder bumps;flip-chip bonding; andcontact wrap-through.
  • 6. The solar panel of claim 1, wherein a respective solar cell's busbar configuration is one of: a double-busbar configuration;a single center busbar configuration; anda single edge busbar configuration.
  • 7. A solar cell coupling system, comprising: a first solar cell and a second solar cell, wherein each solar cell comprises a first electrode positioned on a first surface and a second electrode positioned on a second surface, and wherein the first and second surfaces are opposite to each other; anda maximum power point tracking integrated circuit chip positioned between the first solar cell and the second solar cell, wherein the maximum power point tracking integrated circuit chip is placed adjacent to an edge of the first solar cell and an edge of the nearest adjacent solar cell, wherein the maximum power point tracking integrated circuit chip includes a first input, a second input, and an output,wherein the first input, second input, and the output of the maximum power point tracking integrated circuit chip are physically separated from one another,wherein the first and second inputs are on opposite sides of the maximum power point tracking integrated circuit chip,wherein the first input is in direct contact with and substantially aligned in the same plane as the first electrode of the first solar cell,wherein the second input is in direct contact with and substantially aligned in the same plane as the second electrode of the first solar cellwherein the output is in direct contact with a first electrode of the second solar cell, andwherein the maximum power point tracking integrated circuit chip provides a serial connection between the first solar cell and the second solar cell.
  • 8. The solar cell coupling system of claim 7, wherein the maximum power point tracking integrated circuit chip is configured to control output power of multiple solar cells.
  • 9. The solar cell coupling system of claim 7, wherein the maximum power point tracking integrated circuit chip is dedicated to control output power of the first solar cell.
  • 10. The solar cell coupling system of claim 7, wherein the maximum power point tracking integrated circuit chip is placed next to a corner of the first solar cell.
  • 11. The solar cell coupling system of claim 7, wherein the maximum power point tracking integrated circuit chip is electrically coupled to the first solar cell and the second solar cell using one of the following methods: solder bumps;flip-chip bonding; andcontact wrap-through.
  • 12. The solar cell coupling system of claim 7, wherein a busbar configuration of the first and the second solar cells is one of: a double-busbar configuration;a single center busbar configuration; anda single edge busbar configuration.
RELATED APPLICATION

This application claims the benefit of U.S. Provisional Application No. 61/391,460, entitled “Method for Integrating Cell Level Maximum Power Point Tracker (MPPT) Devices with Solar Panels,” by inventors Christopher James Beitel, Jiunn Benjamin Heng, Jianming Fu, and Zheng Xu, filed 8 Oct. 2010.

US Referenced Citations (371)
Number Name Date Kind
819360 Mayer Mar 1902 A
2626907 De Groote Jan 1953 A
2938938 Dickson May 1960 A
3094439 Mann Jun 1963 A
3116171 Nielson Dec 1963 A
3459597 Baron Aug 1969 A
3961997 Chu Jun 1976 A
3969163 Wakefield Jul 1976 A
4015280 Matsushita Mar 1977 A
4082568 Lindmayer Apr 1978 A
4124410 Kotval Nov 1978 A
4124455 Lindmayer Nov 1978 A
4193975 Kotval Mar 1980 A
4200621 Liaw Apr 1980 A
4213798 Williams Jul 1980 A
4251285 Yoldas Feb 1981 A
4284490 Weber Aug 1981 A
4315096 Tyan Feb 1982 A
4336648 Pschunder Jun 1982 A
4342044 Ovshinsky Jul 1982 A
4431858 Gonzalez Feb 1984 A
4514579 Hanak Apr 1985 A
4540843 Gochermann Sep 1985 A
4567642 Dilts Feb 1986 A
4571448 Barnett Feb 1986 A
4577051 Hartman Mar 1986 A
4586988 Nath May 1986 A
4589191 Green May 1986 A
4612409 Hamakawa Sep 1986 A
4617421 Nath Oct 1986 A
4633033 Nath Dec 1986 A
4652693 Bar-On Mar 1987 A
4657060 Kaucic Apr 1987 A
4667060 Spitzer May 1987 A
4670096 Schwirtlich Jun 1987 A
4694115 Lillington Sep 1987 A
4753683 Ellion Jun 1988 A
4771017 Tobin Sep 1988 A
4784702 Henri Nov 1988 A
4877460 Flodl Oct 1989 A
4933061 Kulkarni Jun 1990 A
4968384 Asano Nov 1990 A
5053355 von Campe Oct 1991 A
5075763 Spitzer Dec 1991 A
5084107 Deguchi Jan 1992 A
5118361 Fraas Jun 1992 A
5131933 Floedl Jul 1992 A
5178685 Borenstein Jan 1993 A
5181968 Nath Jan 1993 A
5213628 Noguchi May 1993 A
5217539 Fraas Jun 1993 A
5279682 Wald Jan 1994 A
5286306 Menezes Feb 1994 A
5364518 Hartig Nov 1994 A
5401331 Ciszek Mar 1995 A
5455430 Noguchi Oct 1995 A
5461002 Safir Oct 1995 A
5563092 Ohmi Oct 1996 A
5576241 Sakai Nov 1996 A
5627081 Tsuo May 1997 A
5676766 Probst Oct 1997 A
5681402 Ichinose Oct 1997 A
5698451 Hanoka Dec 1997 A
5705828 Noguchi Jan 1998 A
5726065 Szlufcik Mar 1998 A
5808315 Murakami Sep 1998 A
5814195 Lehan Sep 1998 A
5903382 Tench May 1999 A
5935345 Kuznicki Aug 1999 A
6034322 Pollard Mar 2000 A
6091019 Sakata Jul 2000 A
6140570 Kariya Oct 2000 A
6232545 Samaras May 2001 B1
6303853 Fraas Oct 2001 B1
6333457 Mulligan Dec 2001 B1
6410843 Kishi Jun 2002 B1
6441297 Keller Aug 2002 B1
6468828 Glatfelter Oct 2002 B1
6488824 Hollars Dec 2002 B1
6538193 Fraas Mar 2003 B1
6552414 Horzel Apr 2003 B1
6586270 Tsuzuki Jul 2003 B2
6620645 Chandra Sep 2003 B2
6672018 Shingleton Jan 2004 B2
6683360 Dierickx Jan 2004 B1
6736948 Barrett May 2004 B2
6803513 Beernink Oct 2004 B2
6841051 Crowley Jan 2005 B2
7030413 Nakamura Apr 2006 B2
7164150 Terakawa Jan 2007 B2
7328534 Dinwoodie Feb 2008 B2
7388146 Fraas Jun 2008 B2
7399385 German Jul 2008 B2
7534632 Hu May 2009 B2
7635810 Luch Dec 2009 B2
7737357 Cousins Jun 2010 B2
7749883 Meeus Jul 2010 B2
7769887 Bhattacharyya Aug 2010 B1
7772484 Li Aug 2010 B2
7777128 Montello Aug 2010 B2
7825329 Basol Nov 2010 B2
7829781 Montello Nov 2010 B2
7829785 Basol Nov 2010 B2
7872192 Fraas Jan 2011 B1
7905995 German Mar 2011 B2
7977220 Sanjurjo Jul 2011 B2
8070925 Hoffman Dec 2011 B2
8115093 Gui Feb 2012 B2
8152536 Scherer Apr 2012 B2
8168880 Jacobs May 2012 B2
8182662 Crowley May 2012 B2
8196360 Metten Jun 2012 B2
8209920 Krause Jul 2012 B2
8222513 Luch Jul 2012 B2
8222516 Cousins Jul 2012 B2
8258050 Cho Sep 2012 B2
8343795 Luo Jan 2013 B2
8586857 Everson Nov 2013 B2
8671630 Lena Mar 2014 B2
8686283 Heng Apr 2014 B2
8815631 Cousins Aug 2014 B2
9029181 Rhodes May 2015 B2
9147788 DeGroot Sep 2015 B2
9287431 Mascarenhas Mar 2016 B2
20010008143 Sasaoka Jul 2001 A1
20020015881 Nakamura Feb 2002 A1
20020072207 Andoh Jun 2002 A1
20020086456 Cunningham Jul 2002 A1
20020176404 Girard Nov 2002 A1
20020189939 German Dec 2002 A1
20030000568 Gonsiorawski Jan 2003 A1
20030000571 Wakuda Jan 2003 A1
20030034062 Stern Feb 2003 A1
20030042516 Forbes Mar 2003 A1
20030070705 Hayden Apr 2003 A1
20030097447 Johnston May 2003 A1
20030116185 Oswald Jun 2003 A1
20030121228 Stoehr Jul 2003 A1
20030168578 Taguchi Sep 2003 A1
20030183270 Falk Oct 2003 A1
20030201007 Fraas Oct 2003 A1
20040065363 Fetzer Apr 2004 A1
20040103937 Bilyalov Jun 2004 A1
20040112426 Hagino Jun 2004 A1
20040123897 Ojima Jul 2004 A1
20040135979 Hazelton Jul 2004 A1
20040152326 Inomata Aug 2004 A1
20040185683 Nakamura Sep 2004 A1
20040200520 Mulligan Oct 2004 A1
20050009319 Abe Jan 2005 A1
20050012095 Niira Jan 2005 A1
20050022861 Rose Feb 2005 A1
20050061665 Pavani Mar 2005 A1
20050064247 Sane Mar 2005 A1
20050074954 Yamanaka Apr 2005 A1
20050109388 Murakami May 2005 A1
20050133084 Joge Jun 2005 A1
20050178662 Wurczinger Aug 2005 A1
20050189015 Rohatgi Sep 2005 A1
20050199279 Yoshimine Sep 2005 A1
20050252544 Rohatgi Nov 2005 A1
20050257823 Zwanenburg Nov 2005 A1
20060012000 Estes Jan 2006 A1
20060060238 Hacke Mar 2006 A1
20060060791 Hazelton Mar 2006 A1
20060130891 Carlson Jun 2006 A1
20060154389 Doan Jul 2006 A1
20060213548 Bachrach Sep 2006 A1
20060231803 Wang Oct 2006 A1
20060255340 Manivannan Nov 2006 A1
20060260673 Takeyama Nov 2006 A1
20060272698 Durvasula Dec 2006 A1
20060283496 Okamoto Dec 2006 A1
20060283499 Terakawa Dec 2006 A1
20070023081 Johnson Feb 2007 A1
20070023082 Manivannan Feb 2007 A1
20070108437 Tavkhelidze May 2007 A1
20070110975 Schneweis May 2007 A1
20070132034 Curello Jun 2007 A1
20070137699 Manivannan Jun 2007 A1
20070148336 Bachrach Jun 2007 A1
20070186968 Nakauchi Aug 2007 A1
20070186970 Takahashi Aug 2007 A1
20070202029 Burns Aug 2007 A1
20070235829 Levine Oct 2007 A1
20070256728 Cousins Nov 2007 A1
20070274504 Maes Nov 2007 A1
20070283996 Hachtmann Dec 2007 A1
20070283997 Hachtmann Dec 2007 A1
20080000522 Johnson Jan 2008 A1
20080041436 Lau Feb 2008 A1
20080041437 Yamaguchi Feb 2008 A1
20080047602 Krasnov Feb 2008 A1
20080047604 Korevaar Feb 2008 A1
20080053519 Pearce Mar 2008 A1
20080061293 Ribeyron Mar 2008 A1
20080092947 Lopatin Apr 2008 A1
20080121272 Besser et al. May 2008 A1
20080121276 Lopatin May 2008 A1
20080121932 Ranade May 2008 A1
20080128013 Lopatin Jun 2008 A1
20080149161 Nishida Jun 2008 A1
20080156370 Abdallah Jul 2008 A1
20080173347 Korevaar Jul 2008 A1
20080173350 Choi Jul 2008 A1
20080196757 Yoshimine Aug 2008 A1
20080202577 Hieslmair Aug 2008 A1
20080202582 Noda Aug 2008 A1
20080216891 Harkness Sep 2008 A1
20080230122 Terakawa Sep 2008 A1
20080251114 Tanaka Oct 2008 A1
20080251117 Schubert Oct 2008 A1
20080264477 Moslehi Oct 2008 A1
20080276983 Drake Nov 2008 A1
20080283115 Fukawa et al. Nov 2008 A1
20080302030 Stancel Dec 2008 A1
20080303503 Wolfs Dec 2008 A1
20080308145 Krasnov Dec 2008 A1
20090007965 Rohatgi Jan 2009 A1
20090056805 Barnett Mar 2009 A1
20090078318 Meyers Mar 2009 A1
20090084439 Lu Apr 2009 A1
20090101872 Young Apr 2009 A1
20090139512 Lima Jun 2009 A1
20090151783 Lu Jun 2009 A1
20090155028 Boguslavskiy Jun 2009 A1
20090160259 Naiknaware Jun 2009 A1
20090188561 Aiken Jul 2009 A1
20090221111 Frolov Sep 2009 A1
20090229854 Fredenberg Sep 2009 A1
20090239331 Xu Sep 2009 A1
20090250108 Zhou Oct 2009 A1
20090255574 Yu Oct 2009 A1
20090283138 Lin Nov 2009 A1
20090283145 Kim Nov 2009 A1
20090293948 Tucci Dec 2009 A1
20090308439 Adibi Dec 2009 A1
20090317934 Scherff Dec 2009 A1
20090320897 Shimomura Dec 2009 A1
20100006145 Lee Jan 2010 A1
20100015756 Weidman Jan 2010 A1
20100043863 Wudu Feb 2010 A1
20100065111 Fu Mar 2010 A1
20100068890 Stockum Mar 2010 A1
20100084009 Carlson Apr 2010 A1
20100087031 Veschetti Apr 2010 A1
20100108134 Ravi May 2010 A1
20100116325 Nikoonahad May 2010 A1
20100124619 Xu May 2010 A1
20100132774 Borden Jun 2010 A1
20100132792 Kim Jun 2010 A1
20100147364 Gonzalez Jun 2010 A1
20100154869 Oh Jun 2010 A1
20100169478 Saha Jul 2010 A1
20100175743 Gonzalez Jul 2010 A1
20100186802 Borden Jul 2010 A1
20100193014 Johnson Aug 2010 A1
20100218799 Stefani Sep 2010 A1
20100224230 Luch Sep 2010 A1
20100229914 Adriani Sep 2010 A1
20100236612 Khajehoddin Sep 2010 A1
20100240172 Rana Sep 2010 A1
20100269904 Cousins Oct 2010 A1
20100279492 Yang Nov 2010 A1
20100300506 Heng Dec 2010 A1
20100300507 Heng Dec 2010 A1
20100313877 Bellman Dec 2010 A1
20100326518 Juso Dec 2010 A1
20110005569 Sauar Jan 2011 A1
20110005920 Ivanov Jan 2011 A1
20110073175 Hilali Mar 2011 A1
20110088762 Singh Apr 2011 A1
20110146759 Lee Jun 2011 A1
20110146781 Laudisio Jun 2011 A1
20110156188 Tu Jun 2011 A1
20110168250 Lin Jul 2011 A1
20110168261 Welser Jul 2011 A1
20110186112 Aernouts Aug 2011 A1
20110220182 Lin Sep 2011 A1
20110245957 Porthouse Oct 2011 A1
20110259419 Hagemann Oct 2011 A1
20110272012 Heng Nov 2011 A1
20110277688 Trujillo Nov 2011 A1
20110277816 Xu Nov 2011 A1
20110277825 Fu et al. Nov 2011 A1
20110284064 Engelhart Nov 2011 A1
20110297224 Miyamoto Dec 2011 A1
20110297227 Pysch Dec 2011 A1
20110308573 Jaus Dec 2011 A1
20120000502 Wiedeman Jan 2012 A1
20120012174 Wu Jan 2012 A1
20120028461 Ritchie Feb 2012 A1
20120031480 Tisler Feb 2012 A1
20120040487 Asthana Feb 2012 A1
20120073975 Ganti Mar 2012 A1
20120080083 Liang Apr 2012 A1
20120085384 Beitel Apr 2012 A1
20120122262 Kang May 2012 A1
20120125391 Pinarbasi May 2012 A1
20120145233 Syn Jun 2012 A1
20120152349 Cao Jun 2012 A1
20120167986 Meakin Jul 2012 A1
20120192932 Wu Aug 2012 A1
20120240995 Coakley Sep 2012 A1
20120248497 Zhou Oct 2012 A1
20120279443 Kornmeyer Nov 2012 A1
20120279548 Munch Nov 2012 A1
20120285517 Souza Nov 2012 A1
20120305060 Fu et al. Dec 2012 A1
20120318319 Pinarbasi Dec 2012 A1
20120318340 Heng Dec 2012 A1
20120325282 Snow Dec 2012 A1
20130000705 Shappir Jan 2013 A1
20130014802 Zimmerman Jan 2013 A1
20130056051 Jin Mar 2013 A1
20130096710 Pinarbasi Apr 2013 A1
20130112239 Liptac May 2013 A1
20130130430 Moslehi May 2013 A1
20130139878 Bhatnagar Jun 2013 A1
20130152996 DeGroot Jun 2013 A1
20130160826 Beckerman Jun 2013 A1
20130174897 You Jul 2013 A1
20130206213 He Aug 2013 A1
20130206221 Gannon Aug 2013 A1
20130213469 Kramer Aug 2013 A1
20130220401 Scheulov Aug 2013 A1
20130228221 Moslehi Sep 2013 A1
20130247955 Baba Sep 2013 A1
20130269771 Cheun Oct 2013 A1
20130291743 Endo Nov 2013 A1
20140000682 Zhao Jan 2014 A1
20140053899 Haag Feb 2014 A1
20140066265 Oliver Mar 2014 A1
20140102524 Xie Apr 2014 A1
20140124013 Morad May 2014 A1
20140124014 Morad May 2014 A1
20140154836 Kim Jun 2014 A1
20140196768 Heng Jul 2014 A1
20140242746 Albadri Aug 2014 A1
20140318611 Moslehi Oct 2014 A1
20140345674 Yang Nov 2014 A1
20150007879 Kwon Jan 2015 A1
20150020877 Moslehi Jan 2015 A1
20150075599 Yu Mar 2015 A1
20150090314 Yang Apr 2015 A1
20150096613 Tjahjono Apr 2015 A1
20150114444 Lentine Apr 2015 A1
20150171230 Kapur Jun 2015 A1
20150214409 Pfeiffer Jul 2015 A1
20150270410 Heng Sep 2015 A1
20150280641 Garg Oct 2015 A1
20150349145 Morad Dec 2015 A1
20150349153 Morad Dec 2015 A1
20150349161 Morad Dec 2015 A1
20150349162 Morad Dec 2015 A1
20150349167 Morad Dec 2015 A1
20150349168 Morad Dec 2015 A1
20150349169 Morad Dec 2015 A1
20150349170 Morad Dec 2015 A1
20150349171 Morad Dec 2015 A1
20150349172 Morad Dec 2015 A1
20150349173 Morad Dec 2015 A1
20150349174 Morad Dec 2015 A1
20150349175 Morad Dec 2015 A1
20150349176 Morad Dec 2015 A1
20150349190 Morad Dec 2015 A1
20150349193 Morad Dec 2015 A1
20150349701 Morad Dec 2015 A1
20150349702 Morad Dec 2015 A1
20150349703 Morad Dec 2015 A1
20160190354 Agrawal Jun 2016 A1
Foreign Referenced Citations (71)
Number Date Country
101553933 Oct 2009 CN
100580957 Jan 2010 CN
102263157 Nov 2011 CN
104409402 Mar 2015 CN
4030713 Apr 1992 DE
102006009194 Aug 2007 DE
202007002897 Aug 2008 DE
102010061317 Jun 2012 DE
10201201051 Nov 2013 DE
102012010151 Nov 2013 DE
1770791 Apr 2007 EP
1806684 Aug 2007 EP
2071635 Jun 2009 EP
2113946 Nov 2009 EP
2362430 Aug 2011 EP
2385561 Nov 2011 EP
2479796 Jul 2012 EP
2626907 Aug 2013 EP
2479796 Jul 2015 EP
2626907 Aug 2015 EP
H04245683 Sep 1992 JP
H07249788 Sep 1995 JP
10004204 Jan 1998 JP
H1131834 Feb 1999 JP
2000164902 Jun 2000 JP
2002057357 Feb 2002 JP
2005159312 Jun 2005 JP
2006324504 Nov 2006 JP
2008135655 Jun 2008 JP
2009054748 Mar 2009 JP
2009177225 Aug 2009 JP
2013526045 Jun 2013 JP
2013161855 Aug 2013 JP
2013536512 Sep 2013 JP
2013537000 Sep 2013 JP
2013219378 Oct 2013 JP
2013233553 Nov 2013 JP
2013239694 Nov 2013 JP
2013247231 Dec 2013 JP
20050122721 Dec 2005 KR
20060003277 Jan 2006 KR
20090011519 Feb 2009 KR
9117839 Nov 1991 WO
9120097 Dec 1991 WO
03083953 Oct 2003 WO
2006097189 Sep 2006 WO
2008089657 Jul 2008 WO
2009094578 Jul 2009 WO
2009150654 Dec 2009 WO
2009150654 Dec 2009 WO
2010070015 Jun 2010 WO
2010075606 Jul 2010 WO
2010075606 Jul 2010 WO
2010104726 Sep 2010 WO
2010123974 Oct 2010 WO
2010123974 Oct 2010 WO
2011005447 Jan 2011 WO
2011005447 Jan 2011 WO
2011008881 Jan 2011 WO
2011008881 Jan 2011 WO
2011053006 May 2011 WO
2011123646 Oct 2011 WO
2013020590 Feb 2013 WO
2013020590 Feb 2013 WO
2010085949 Mar 2013 WO
2013046351 Apr 2013 WO
2014074826 Jul 2014 WO
2014110520 Jul 2014 WO
2014117138 Jul 2014 WO
2015183827 Dec 2015 WO
2016090332 Jun 2016 WO
Non-Patent Literature Citations (32)
Entry
Chabal, Yves J. et al., ‘Silicon Surface and Interface Issues for Nanoelectronics,’ The Electrochemical Society Interface, Spring 2005, pp. 31-33.
CUI, ‘Chapter 7 Dopant diffusion’, publically available as early as Nov. 4, 2010 at <https://web.archive.org/web/20101104143332/http://ece.uwaterloo.ca/˜bcui/content/NE/%20343/Chapter/%207%20Dopant%20 diffusion%20—%20I.pptx> and converted to PDF.
Davies, P.C.W., ‘Quantum tunneling time,’ Am. J. Phys. 73, Jan. 2005, pp. 23-27.
Green, Martin A. et al., ‘High-Efficiency Silicon Solar Cells,’ IEEE Transactions on Electron Devices, vol. ED-31, No. 5, May 1984, pp. 679-683.
Roedern, B. von, et al., ‘Why is the Open-Circuit Voltage of Crystalline Si Solar Cells so Critically Dependent on Emitter-and Base-Doping?’ Presented at the 9th Workshop on Crystalline Silicon Solar Cell Materials and Processes, Breckenridge, CO, Aug. 9-11, 1999.
Yao Wen-Jie et al: ‘Interdisciplinary Physics and Related Areas of Science and Technology;The p recombination layer in tunnel junctions for micromorph tandem solar cells’, Chinese Physics B, Chinese Physics B, Bristol GB, vol. 20, No. 7, Jul. 26, 2011 (Jul. 26, 2011), p. 78402, XP020207379, ISSN: 1674-1056, DOI: 10.1088/1674-1056-20/7/078402.
WP Leroy et al., “In Search for the Limits of Rotating Cylindrical Magnetron Sputtering”, Magnetron, ION Processing and ARC Technologies European Conference, Jun. 18, 2010, pp. 1-32.
Beaucarne G et al: ‘Epitaxial thin-film Si solar cells’ Thin Solid Films, Elsevier-Sequoia S.A. Lausanne, CH LNKD- DOI:10.1016/J.TSF.2005.12.003, vol. 511-512, Jul. 26, 2006 (Jul. 26, 2006), pp. 533-542, XP025007243 ISSN: 0040-6090 [retrieved on Jul. 26, 2006].
Collins English Dictionary (Convex. (2000). In Collins English Dictionary. http://search.credoreference.com/content/entry/hcengdict/convex/0 on Oct. 18, 2014).
Dosaj V D et al: ‘Single Crystal Silicon Ingot Pulled From Chemically-Upgraded Metallurgical-Grade Silicon’ Conference Record of the IEEE Photovoltaic Specialists Conference, May 6, 1975 (May 6, 1975), pp. 275-279, XP001050345.
Hamm, Gary, Wei, Lingyum, Jacques, Dave, Development of a Plated Nickel Seed Layer for Front Side Metallization of Silicon Solar Cells, EU PVSEC Proceedings, Presented Sep. 2009.
JCS Pires, J Otubo, AFB Braga, PR Mei; The purification of metallurgical grade silicon by electron beam melting, J of Mats Process Tech 169 (2005) 16-20.
Khattak, C. P. et al., “Refining Molten Metallurgical Grade Silicon for use as Feedstock for Photovoltaic Applications”, 16th E.C. Photovoltaic Solar Energy Conference, May 1-5, 2000, pp. 1282-1283.
Merriam-Webster online dictionary- “mesh”. (accessed Oct. 8, 2012).
Mueller, Thomas, et al. “Application of wide-band gap hydrogenated amorphous silicon oxide layers to heterojunction solar cells for high quality passivation.” Photovoltaic Specialists Conference, 2008. PVSC'08. 33rd IEEE. IEEE, 2008.
Mueller, Thomas, et al. “High quality passivation for heteroj unction solar cells by hydrogenated amorphous silicon suboxide films.” Applied Physics Letters 92.3 (2008): 033504-033504.
Munzer, K.A. “High Throughput Industrial In-Line Boron BSF Diffusion” Jun. 2005. 20th European Photovoltaic Solar Energy Conference, pp. 777-780.
National Weather Service Weather Forecast Office (“Why Do We have Seasons?” http://www.crh.noaa.gov/Imk/?n=seasons Accessed Oct. 18, 2014).
O'Mara, W.C.; Herring, R.B.; Hunt L.P. (1990). Handbook of Semiconductor Silicon Technology. William Andrew Publishing/Noyes. pp. 275-293.
Stangl et al., Amorphous/Crystalline Silicon heterojunction solar cells—a simulation study; 17th European Photovoltaic Conference, Munich, Oct. 2001.
Warabisako T et al: ‘Efficient Solar Cells From Metallurgical-Grade Silicon’ Japanese Journal of Applied Physics, Japan Society of Applied Physics, JP, vol. 19, No. Suppl. 19-01, Jan. 1, 1980 (Jan. 1, 1980), pp. 539-544, XP008036363 ISSN: 0021-4922.
Hornbachner et al., “Cambered Photovoltaic Module and Method for its Manufacture” Jun. 17, 2009.
Machine translation of JP 10004204 A, Shindou et al.
Parthavi, “Doping by Diffusion and Implantation”, <http://www.leb.eei.uni-erlangen.de/winterakademie/2010/report/course03/pdf/0306.pdf>.
Weiss, “Development of different copper seed layers with respect to the copper electroplating process,” Microelectronic Engineering 50 (2000) 443-440, Mar. 15, 2000.
Tomasi, “Back-contacted Silicon Heterojunction Solar Cells With Efficiency>21%” 2014 IEEE.
Kanani, Nasser. Electroplating: Basic Principles, Processes and Practice, Chapter 8—“Coating Thickness and its Measurement,” 2004, pp. 247-291.
P. Borden et al. “Polysilicon Tunnel Junctions as Alternates to Diffused Junctions” Proceedings of the 23rd European Photovoltaic Solar Energy Conference, Sep. 1, 2008-Sep. 5, 2008, pp. 1149-1152.
L. Korte et al. “Overview on a-Se:H/c heterojunction solar cells—physics and technology”, Proceedings of the 22nd European Photovoltaic Solar Energy Conference, Sep. 3, 2007-Sep. 7, 2007, pp. 859-865.
Jianhua Zhao et al. “24% Efficient perl silicon solar cell: Recent improvements in high efficiency silicon cell research”.
“Nonequilibrium boron doping effects in low-temperature epitaxial silicon” Meyerson et al., Appl. Phys. Lett. 50 (2), p. 113 (1987).
“Doping Diffusion and Implantation” Parthavi, <http://www.leb.eei.uni-erlangen.de/winterakademie/2010/report/content/course03/pdf/0306.pdf>.
Related Publications (1)
Number Date Country
20120085384 A1 Apr 2012 US
Provisional Applications (1)
Number Date Country
61391460 Oct 2010 US