Claims
- 1. A solid-state imager comprising:
- a semiconductor body of first conductivity type;
- a first region having second conductivity type impurities, said first region formed on said semiconductor body and serving as a charge storage layer;
- a second region having first conductivity type impurities, said second region substantially overlying said first region, wherein a concentration of said first conductivity type impurities in said second region is higher than that of said semiconductor body;
- a third region having second conductivity type impurities, said third region formed adjacent to said first region and serving as an overflow drain;
- a fourth region adjacent said third region having a first conductivity type impurities formed in a portion of said first region overlaid by said second region thereby to create a potential barrier and serving as an overflow barrier.
- 2. A solid-state image according to claim 1, wherein said first conductivity type is P type and said second region serves as a hole storage layer.
- 3. A solid-stage imager according to claim 1, wherein said third region is connected to a variable voltage source and said potential barrier in said fourth region can be varied by controlling a voltage of said variable voltage source.
- 4. A solid-state imager according to claim 1, wherein said second region contacts said third region.
- 5. A solid-state imager according to claim 4, wherein said fourth region contacts said third region.
- 6. A solid-state imager according to claim 3, wherein said voltage of said voltage source is set according to an electrical current flowing into said third region.
- 7. A solid-stage imager comprising:
- a semiconductor body of first conductivity type;
- a first region having second conductivity type impurities, said first region formed on said semiconductor body and serving as a charge storage layer;
- a second region having first conductivity impurities, said second region substantially overlying said first region;
- a third region having second conductivity type impurities, said third region formed adjacent to said first and second region and serving as an overflow drain;
- a fourth region adjacent said third region having a first conductivity type impurities formed in a portion of said first region adjacent to said third region to create a potential barrier and serving as an overflow barrier.
- 8. A solid-state imager according to claim 7, wherein said first conductivity type is P type and said second region serves as a hole storage layer.
- 9. A solid-state imager according to claim 7, wherein said third region is connected to a variable voltage source and said potential barrier in said fourth region can be varied by controlling a voltage of said variable voltage source.
- 10. A solid-state imager according to claim 7, wherein said second region contacts said third region.
- 11. A solid-stage imager according to claim 8, wherein said fourth region contacts said third region.
- 12. A solid-state imager according to claim 7, wherein said voltage of said voltage source is set according to electrical current flowing into said third region.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-265398 |
Sep 1992 |
JPX |
|
Parent Case Info
This is a continuation, of application Ser. No. 08/493,861, filed Jun. 23, 1995 now abandoned, which is a continuation of application Ser. No. 08/113,911 filed Aug. 31,1993 now abandoned.
US Referenced Citations (4)
Continuations (2)
|
Number |
Date |
Country |
Parent |
493861 |
Jun 1995 |
|
Parent |
113911 |
Aug 1993 |
|