Claims
- 1. A solid state imager comprising:
- a semiconductor body of a first conductivity type;
- a first region having second conductivity type impurities, said first region formed on said semiconductor body and serving as a charge storage layer;
- a second region having first conductivity type impurities, said second region substantially overlying said first region, wherein a concentration of said first conductivity type impurities in said second region is higher than that of said semiconductor body;
- a third region having second conductivity type impurities, said third region formed adjacent to said first region and serving as an overflow drain;
- a fourth region adjacent said third region having first conductivity type impurities formed in a portion of said first region overlaid by said second region thereby to create a potential barrier and serving as an overflow barrier;
- wherein,
- said first conductivity type is P type and said second region serves as a hole storage layer,
- said third region is connected to a variable voltage source and said potential barrier in said fourth region can be varied by controlling a voltage of said variable voltage source,
- said second region contacts said third region,
- said fourth region contacts said third region, and
- said voltage of said voltage source is set according to an electrical current flowing into said third region.
- 2. A solid stage imager comprising:
- a semiconductor body of a first conductivity type;
- a first region having second conductivity type impurities, said first region formed on said semiconductor body and serving as a charge storage layer;
- a second region having first conductivity impurities, said second region substantially overlying said first region;
- a third region having second conductivity type impurities, said third region formed adjacent to said first and second region and serving as an overflow drain;
- a fourth region adjacent said third region having first conductivity type impurities formed in a portion of said first region adjacent to said third region to create a potential barrier and serving as an overflow barrier;
- wherein,
- said first conductivity type is P type and said second region serves as a hole storage layer,
- said third region is connected to a variable voltage source and said potential barrier in said fourth region can be varied by controlling a voltage of said variable voltage source,
- said second region contacts said third region,
- said fourth region contacts said third region, and
- said voltage of said voltage source is set according to electrical current flowing into said third region.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 4-265398 |
Sep 1992 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/683,865 filed Jul. 19, 1996, now U.S. Pat. No. 5,621,231, which in turn is a continuation of U.S. application Ser. No. 08/493,861 filed Jun. 23, 1995, which in turn is a continuation of U.S. application Ser. No. 08/113,911 filed Aug. 31, 1993.
US Referenced Citations (6)
Continuations (3)
|
Number |
Date |
Country |
| Parent |
683865 |
Jul 1996 |
|
| Parent |
493861 |
Jun 1995 |
|
| Parent |
113911 |
Aug 1993 |
|