Solid-state imaging apparatus having pixels with plural semiconductor regions

Information

  • Patent Grant
  • 8836833
  • Patent Number
    8,836,833
  • Date Filed
    Tuesday, June 14, 2011
    13 years ago
  • Date Issued
    Tuesday, September 16, 2014
    9 years ago
Abstract
A solid-state imaging apparatus has a pixel array in which a plurality of pixels are arranged to form a plurality of rows and a plurality of columns, and a plurality of column signal lines are arranged, wherein each of the plurality of pixels includes a photoelectric converter including a first well formed in a semiconductor substrate and having a first conductivity type, and an impurity region arranged in the first well and having a second conductivity type different from the first conductivity type, and an in-pixel readout circuit which outputs, to the column signal line, a signal corresponding to charges generated in the photoelectric converter, the in-pixel readout circuit including a circuit element arranged in a second well having the first conductivity type, and wherein the first well and the second well are isolated by a semiconductor region having the second conductivity type.
Description
BACKGROUND OF THE INVENTION

1. Field of the Invention


The present invention relates to a solid-state imaging apparatus and an imaging system.


2. Description of the Related Art


Japanese Patent Laid-Open No. 2003-318381 discloses a solid-state imaging apparatus in which a well region where an AF sensor region having an AF sensor photodiode is arranged and a well region where an AE sensor region having an AE sensor photodiode is arranged are electrically isolated from each other. An analog circuit region is arranged between the AF sensor region and the AE sensor region. The analog circuit region is arranged in a well region of a conductivity type different from that of the well regions of the AF sensor region and the AE sensor region.


Japanese Patent Laid-Open No. 2003-318381 neither discloses nor suggests arranging a photodiode and a circuit for processing the signal output from the photodiode in separate wells in individual pixels of a pixel array.


Conventionally, a photoelectric converter and an in-pixel readout circuit that outputs a signal corresponding to charges generated in the photoelectric converter to a column signal line are arranged in one well in individual pixels of a pixel array. In this arrangement, charges can move between the photoelectric converter and the in-pixel readout circuit via the well in the individual pixels. This can lead to poorer image quality.


SUMMARY OF THE INVENTION

The present invention provides a technique advantageous in improving image quality.


One of the features of the present invention provides a solid-state imaging apparatus having a pixel array in which a plurality of pixels are arranged to form a plurality of rows and a plurality of columns, and a plurality of column signal lines are arranged, each of the plurality of pixels comprises: a photoelectric converter including a first well formed in a semiconductor substrate and having a first conductivity type, and an impurity region arranged in the first well and having a second conductivity type different from the first conductivity type; and an in-pixel readout circuit which outputs, to the column signal line, a signal corresponding to charges generated in the photoelectric converter, the in-pixel readout circuit including a circuit element arranged in a second well having the first conductivity type, wherein the first well and the second well are isolated by a semiconductor region having the second conductivity type.


Further features of the present invention will become apparent from the following description of exemplary embodiments with reference to the attached drawings.





BRIEF DESCRIPTION OF THE DRAWINGS


FIGS. 1A and 1B explain an example of the schematic arrangement of a solid-state imaging apparatus according to an embodiment of the present invention;



FIG. 2 explains an example of the arrangement of an imaging block according to the embodiment of the present invention;



FIG. 3 explains an example of the arrangement of a pixel according to the embodiment of the present invention;



FIGS. 4A and 4B explain an example of the arrangements of shift registers according to the embodiment of the present invention;



FIG. 5 explains an example of a timing chart according to the embodiment of the present invention;



FIG. 6 illustrates examples of the arrangements of a photoelectric converter and an in-pixel readout circuit;



FIG. 7 illustrates an example of the arrangement of the photoelectric converter;



FIG. 8 shows the impurity concentration of the first conductivity type along the line A-A′ in FIG. 7;



FIG. 9 shows the potential along the line B-B′ in FIG. 7; and



FIG. 10 illustrates a radiation imaging system.





DESCRIPTION OF THE EMBODIMENTS

The schematic arrangement of a solid-state imaging apparatus 100 according to an embodiment of the present invention will be described with reference to FIGS. 1A and 1B. The solid-state imaging apparatus 100 can be formed by, for example, arraying a plurality of imaging blocks 101. In this case, an array of a plurality of imaging blocks 101 can form a sensor panel SP having one imaging region. The plurality of imaging blocks 101 can be arranged on a support substrate 102. When the solid-state imaging apparatus 100 uses a single imaging block 101, the single imaging block 101 forms the sensor panel SP. Each of the plurality of imaging blocks 101 may be provided by, for example, forming a circuit element on a semiconductor substrate or forming a semiconductor layer on, for example, a glass substrate and forming a circuit element on the semiconductor layer. Each of the plurality of imaging blocks 101 has a pixel array in which a plurality of pixels are arrayed so as to form pluralities of rows and columns.


The solid-state imaging apparatus 100 may serve as an apparatus which captures an image of radiation such as X-rays or an apparatus which captures an image of visible light. When the solid-state imaging apparatus 100 serves as an apparatus which captures an image of radiation, a scintillator 103 which converts radiation into visible light can typically be provided on the sensor panel SP. The scintillator 103 converts radiation into visible light, which strikes the sensor panel SP and is photoelectrically converted by each photoelectric converter on the sensor panel SP (imaging block 101).


An example of the arrangement of each imaging block 101 will be described next with reference to FIG. 2. When the solid-state imaging apparatus 100 uses a single imaging block 101, the single imaging block 101 can be regarded as a solid-state imaging apparatus. The imaging block 101 has a pixel array GA in which a plurality of pixels 201 are arrayed so as to form pluralities of rows and columns and a plurality of column signal lines 208a are arranged. Each of the plurality of pixels 201 includes a photoelectric converter (for example, a photodiode) 202, and an in-pixel readout circuit 203 which outputs a signal (light signal) corresponding to a charge generated by the photoelectric converter 202 to the column signal line 208a. In the pixel array GA, a plurality of column signal lines 208b may further be arranged, and the in-pixel readout circuit 203 can be configured to output noise generated by itself to the column signal line 208b in this case. In-pixel readout circuits 203 of two adjacent pixels 201 aligned in the row direction can be axisymmetrically arranged to have, for example, the boundary line between the two pixels 201 as their symmetry axis.


The imaging block 101 includes vertical scanning circuits 204 and horizontal scanning circuits 205. Although the vertical scanning circuit 204 can be placed, for example, between the photoelectric converters 202 on two adjacent columns, it may be placed outside the photoelectric converter 202 on the outermost column in the pixel array GA. The vertical scanning circuit 204 includes, for example, a vertical shift register which performs a shift operation in accordance with a first clock CLK1, and scans a plurality of rows in the pixel array GA in accordance with the shift operation by the vertical shift register. The vertical shift register is formed by connecting a plurality of registers in series, and a pulse received by a register in the first stage is sequentially transferred to registers in subsequent stages in accordance with the first clock CLK1. A row corresponding to a register which holds a pulse is to be selected.


Although the horizontal scanning circuit 205 can be placed, for example, between the photoelectric converters 202 on two adjacent rows, it may be placed outside the photoelectric converter 202 on the outermost row in the pixel array GA. The horizontal scanning circuit 205 includes, for example, a horizontal shift register which performs a shift operation in accordance with a second clock CLK2, and scans a plurality of columns in the pixel array GA in accordance with the shift operation by the horizontal shift register. The horizontal shift register is formed by connecting a plurality of registers in series, and a pulse received by a register in the first stage is sequentially transferred to registers in subsequent stages in accordance with the second clock CLK2. A column corresponding to a register which holds a pulse is to be selected.


The vertical scanning circuit 204 can be formed by vertically arraying a plurality of unit vertical scanning circuits VSR each including one register that constitutes the vertical shift register. Each unit vertical scanning circuit VSR can be placed in the region sandwiched by a photoelectric converter 202 of a pixel belonging to a given column (the leftmost column (that is, the first column) in FIG. 2) and a photoelectric converter 202 of a pixel belonging to a column adjacent to the given column (the second column from the left (that is, the second column) in FIG. 2). When a pulse is transferred via the vertical shift register, each unit vertical scanning circuit VSR drives a row select signal VST to active level so that pixels 201 on a row to which it belongs are selected. A light signal and noise from the pixel 201 on the selected row are output to the column signal lines 208a and 208b, respectively. Referring to FIG. 2, the column signal lines 208a and 208b are indicated by a single line. Pulse signals (start pulses) PULSE1 and PULSE2 are supplied to the input terminals (not shown) of the vertical scanning circuit 204 and horizontal scanning circuit 205, respectively.


The horizontal scanning circuit 205 can be formed by horizontally arraying a plurality of unit horizontal scanning circuits HSR each including one register that constitutes the horizontal shift register. Each unit horizontal scanning circuit HSR is placed in the region sandwiched by two photoelectric converters 202 in each pair of two adjacent pixels (a pair of pixels on the first and second columns, a pair of pixels on the third and fourth columns, . . . ) belonging to one row (the fourth row from the top (that is, the fourth row) in FIG. 2). However, each unit horizontal scanning circuit HSR is not placed in the region sandwiched by two photoelectric converters 202 in two adjacent pixels aligned in the column direction. This arrangement is advantageous to reduce the gap between the photoelectric converters 202 in the column direction. When a pulse is transferred via the horizontal shift register, each unit horizontal scanning circuit HSR controls a switch 207 so that a column to which it belongs is selected, that is, the column signal lines 208a and 208b on this column are connected to horizontal signal lines 209a and 209b, respectively. That is, a light signal and noise from the pixel 201 on the selected row are output to the column signal lines 208a and 208b, respectively, and signals from the selected column (that is, the selected column signal lines 208a and 208b) are output to the horizontal signal lines 209a and 209b. This implements X-Y addressing. The horizontal signal lines 209a and 209b are connected to the inputs of output amplifiers 210a and 210b, respectively, and signals output to the horizontal signal lines 209a and 209b are amplified by the output amplifiers 210a and 210b, respectively, and output via pads 211a and 211b, respectively.


The pixel array GA can be regarded as being obtained by arraying a plurality of unit cells 200 each including the pixel 201 so as to form pluralities of rows and columns. The unit cells 200 can include several types. A certain unit cell 200 includes at least part of the unit vertical scanning circuit VSR. Although a set of two unit cells 200 includes only one unit vertical scanning circuit VSR in the example shown in FIG. 2, one unit cell 200 may include one unit vertical scanning circuit VSR or a set of three or more unit cells 200 may include one unit vertical scanning circuit VSR. Another unit cell 200 includes at least part of the unit horizontal scanning circuit HSR. Although one unit cell 200 includes one unit horizontal scanning circuit HSR in the example shown in FIG. 2, a set of a plurality of unit cells 200 may include one unit vertical scanning circuit VSR. Still another unit cell 200 includes both at least part of the unit vertical scanning circuit VSR and at least part of the unit horizontal scanning circuit HSR. Still another unit cell 200 includes, for example, a unit cell including at least part of the output amplifier 210a, a unit cell including at least part of the output amplifier 210b, and a unit cell including the switch 207.


An example of the arrangement of each pixel 201 will be described with reference to FIG. 3. The pixel 201 includes the photoelectric converter 202 and in-pixel readout circuit 203, as described earlier. The photoelectric converter 202 can typically be a photodiode. The in-pixel readout circuit 203 can include, for example, a first amplifier circuit 310, a clamp circuit 320, a light signal sample-and-hold circuit 340, and a noise sample-and-hold circuit 360, and NMOS transistors 343 and 363 and row select switches 344 and 364 in a second amplifier circuit.


The photoelectric converter 202 includes a charge storage unit, which is connected to the gate of a PMOS transistor 303 of the first amplifier circuit 310. The source of the PMOS transistor 303 is connected to a current source 305 via a PMOS transistor 304. A first source follower circuit is formed using the PMOS transistor 303 and current source 305. Forming a source follower circuit using the PMOS transistor 303 is effective in reducing 1/f noise. The PMOS transistor 304 serves as an enable switch which enables the first source follower circuit upon being turned on when an enable signal EN supplied to its gate changes to active level. The first amplifier circuit 310 outputs a signal corresponding to the potential of a charge-voltage converter CVC to an intermediate node n1.


In the example shown in FIG. 3, the charge storage unit of the photoelectric converter 202 and the gate of the PMOS transistor 303 form a common node, which functions as the charge-voltage converter CVC which changes a charge stored in the charge storage unit to a voltage. That is, the charge-voltage converter CVC has the voltage V (=Q/C) determined by the charge Q stored in the charge storage unit and the capacitance value C of the charge-voltage converter CVC. The charge-voltage converter CVC is connected to a reset potential Vres via a PMOS transistor 302 serving as a reset switch. When a reset signal PRES changes to active level, the PMOS transistor 302 is turned on, so the potential of the charge-voltage converter CVC is reset to the reset potential Vres.


The clamp circuit 320 uses a clamp capacitance 321 to clamp noise output to the intermediate node n1 by the first amplifier circuit 310 in accordance with the reset potential of the charge-voltage converter CVC. In other words, the clamp circuit 320 is a circuit for canceling that noise from a signal output from the first source follower circuit to the intermediate node n1 in accordance with the charge generated by the photoelectric converter 202. The noise output to the intermediate node n1 contains kTC noise produced upon resetting. Clamping is done by changing a clamp signal PCL to active level to turn on a PMOS transistor 323, and thereupon changing the clamp signal PCL to inactive level to turn off the PMOS transistor 323. The output terminal of the clamp capacitance 321 is connected to the gate of a PMOS transistor 322. The source of the PMOS transistor 322 is connected to a current source 325 via a PMOS transistor 324. A second source follower circuit is formed using the PMOS transistor 322 and current source 325. The PMOS transistor 324 serves as an enable switch which enables the second source follower circuit upon being turned on when an enable signal EN0 supplied to its gate changes to active level.


A signal output from the second source follower circuit in accordance with the charge generated by photoelectric conversion by the photoelectric converter 202 is written in a capacitance 342 as a light signal via a switch 341 when a light signal sampling signal TS changes to active level. A signal output from the second source follower circuit upon turning on the PMOS transistor 323 immediately after the potential of the charge-voltage converter CVC is reset is noise. This noise is written in a capacitance 362 via a switch 361 when a noise sampling signal TN changes to active level. This noise contains the offset component of the second source follower circuit.


When the unit vertical scanning circuit VSR of the vertical scanning circuit 204 drives the row select signal VST to active level, a signal (light signal) held in the capacitance 342 is output to the column signal line 208a via the NMOS transistor 343 and row select switch 344 in the second amplifier circuit. At the same time, a signal (noise) held in the capacitance 362 is output to the column signal line 208b via the NMOS transistor 363 and row select switch 364 in the second amplifier circuit. The NMOS transistor 343 in the second amplifier circuit and a constant current source (not shown) provided on the column signal line 208a form a source follower circuit. Similarly, the NMOS transistor 363 in the second amplifier circuit and a constant current source (not shown) provided on the column signal line 208b form a source follower circuit.


The pixel 201 may include an add switch 346 which adds light signals from a plurality of adjacent pixels 201. In an add mode, an add mode signal ADD changes to active level, so the add switch 346 is turned on. Thus, the add switch 346 connects the capacitances 342 of adjacent pixels 201 to each other, thereby averaging the light signals. Similarly, the pixel 201 may include an add switch 366 which adds noise signals from a plurality of adjacent pixels 201. When the add switch 366 is turned on, the add switch 366 connects the capacitances 362 of adjacent pixels 201 to each other, thereby averaging the noise signals.


The pixel 201 may have a function for changing the sensitivity. The pixel 201 can include, for example, a first sensitivity change switch 380, a second sensitivity change switch 382, and a circuit element associated with them. When a first change signal WIDE1 changes to active level, the first sensitivity change switch 380 is turned on, so the capacitance value of a first additional capacitance 381 is added to that of the charge-voltage converter CVC. This lowers the sensitivity of the pixel 201. When a second change signal WIDE2 changes to active level, the second sensitivity change switch 382 is turned on, so the capacitance value of a second additional capacitance 383 is added to that of the charge-voltage converter CVC. This further lowers the sensitivity of the pixel 201.


In this manner, adding a function of lowering the sensitivity of the pixel 201 makes it possible to receive a larger amount of light, thus widening the dynamic range. When the first change signal WIDE1 changes to active level, an enable signal ENw may be changed to active level to enable a PMOS transistor 385 to perform a source follower operation, in addition to enabling the PMOS transistor 303 to perform a source follower operation.


Although the vertical scanning circuit 204 can have various arrangements, it can have an arrangement shown in, for example, FIG. 4A. In the vertical scanning circuit 204 shown in FIG. 4A, each unit vertical scanning circuit VSR includes one D-type flip-flop 401, and the first clock CLK1 is supplied to the clock input of the D-type flip-flop 401. The first pulse signal PULSE1 is supplied to the D input of the D-type flip-flop 401 of the unit vertical scanning circuit VSR in the first stage, and received in response to the first clock CLK1. The D-type flip-flop 401 in the first stage outputs a pulse signal having a duration corresponding to one cycle of the first clock CLK1 from its Q output. The Q output of the D-type flip-flop 401 of each unit vertical scanning circuit VSR is used to select a row to which the unit vertical scanning circuit VSR belongs, and is output as a row select signal VST via, for example, a buffer 402. The Q output of the D-type flip-flop 401 of each unit vertical scanning circuit VSR is connected to the D input of the D-type flip-flop 401 of the unit vertical scanning circuit VSR in the next stage.


Although the horizontal scanning circuit 205 can have various arrangements, it can have an arrangement shown in, for example, FIG. 4B. In the horizontal scanning circuit 205 shown in FIG. 4B, each unit horizontal scanning circuit HSR includes one D-type flip-flop 411, and the second clock CLK2 is supplied to the clock input of the D-type flip-flop 411. The second pulse signal PULSE2 is supplied to the D input of the D-type flip-flop 411 of the unit horizontal scanning circuit HSR in the first stage, and received in response to the second clock CLK2. The unit horizontal scanning circuit HSR in the first stage outputs a pulse signal having a duration corresponding to one cycle of the second clock CLK2 from its Q output. The Q output of each unit horizontal scanning circuit HSR is used to select a column to which the unit horizontal scanning circuit HSR belongs, and is output as a column select signal HST via, for example, a buffer 412. The Q output of each unit horizontal scanning circuit HSR is connected to the D input of the D-type flip-flop 411 of the unit horizontal scanning circuit HSR in the next stage. Note that the vertical scanning period that is the scanning period of the vertical scanning circuit 204 is obtained by multiplying the horizontal scanning period of the horizontal scanning circuit 205 by the number of rows in the pixel array GA. The horizontal scanning period is the period of time required to scan all columns in the pixel array GA. Hence, the frequency of the second clock CLK2 supplied to the horizontal scanning circuit 205 which generates the column select signal HST used to select a column is greatly higher than that of the first clock CLK1 supplied to the vertical scanning circuit 204 which generates the row select signal VST used to select a row.


Main signals supplied to each pixel 201 will be described with reference to FIG. 5. The reset signal PRES, enable signal EN, clamp signal PCL, light signal sampling signal TS, and noise sampling signal TN are low-active signals. Although not shown in FIG. 5, the enable signal EN0 can be a signal similar to the enable signal EN. Also, although not shown in FIG. 5, the enable signal ENw can make a transition in the same way as in the enable signal EN when the first change signal WIDE1 becomes active.


First, the enable signal EN becomes active on all rows in the pixel array GA, and the light signal sampling signal TS changes to active level in a pulsed pattern, so a light signal is written in the capacitance 342. Next, the reset signal PRES changes to active level in a pulsed pattern, so the potential of the charge-voltage converter CVC is reset. The clamp signal PCL changes to active level in a pulsed pattern. When the clamp signal PCL is at active level, the noise sampling signal TN changes to active level in a pulsed pattern, so noise is written in the capacitance 362.


A unit vertical scanning circuit VSR corresponding to the first row of the vertical scanning circuit 204 changes its row select signal VST (VST0) to active level. This means that the vertical scanning circuit 204 selects the first row of the pixel array GA. In this state, unit horizontal scanning circuits HSR corresponding to the first to last columns of the horizontal scanning circuit 205 change their column select signals HST (HST0-HSTn) to active level. This means that the horizontal scanning circuit 205 sequentially selects the first to last columns of the pixel array GA. Thus, light signals and noise signals of pixels on the first to last columns on the first row of the pixel array GA are output from the output amplifiers 210a and 210b, respectively. After that, a unit vertical scanning circuit VSR corresponding to the second row of the vertical scanning circuit 204 changes its row select signal VST (VST1) to active level. Unit horizontal scanning circuits HSR corresponding to the first to last columns of the horizontal scanning circuit 205 change their column select signals HST (HST0-HSTn) to active level. By performing such an operation for the first to last rows, one image is output from the pixel array GA.


Examples of the arrangements of the photoelectric converter 202 and the in-pixel readout circuit 203 will be described with reference to FIG. 6. This description will be made assuming that the first conductivity type is the p type, and the second conductivity type is the n type. However, the first conductivity type may be the n type, and the second conductivity type may be the p type. An example of the arrangement of the photoelectric converter 202 will be explained first. The imaging block 101 can be formed on a semiconductor substrate made by, for example, epitaxially growing a semiconductor layer 820 of the second conductivity type (n type) on a semiconductor member Nsub of the second conductivity type. The elements of the photoelectric converter 202 and the in-pixel readout circuit 203 are insulated from each other by an element isolation portion 830. The photoelectric converter 202 of each pixel 201 includes, for example, a first well (impurity region) 801 of the first conductivity type formed in the semiconductor layer 820, and impurity regions 802 and 816 of the second conductivity type arranged in the first well 801. The impurity concentration to form the second conductivity type is higher in the impurity region 802 than in the impurity region 816. The impurity region 802 is surrounded by the impurity region 816. An impurity region 803 of the second conductivity type is arranged in the impurity region 802. The impurity concentration to form the second conductivity type is higher in the impurity region 803 than in the impurity region 802. An impurity region 804 of the first conductivity type is arranged on the impurity regions 802 and 816. The first well 801 of the first conductivity type, the impurity region 804 of the first conductivity type, and the impurity regions 802, 816, and 803 of the second conductivity type form a buried photodiode.


The upper peripheral portion (that is, the shallow portion) of the first well 801 of the first conductivity type is surrounded by an impurity region 806 of the first conductivity type. The impurity region 806 includes a contact region 809 of the first conductivity type so that a predetermined potential (for example, ground potential) is provided via the contact connected to the contact region 809. A well 850 of the second conductivity type is arranged around the impurity region 806. Charges (electrons) generated by photoelectrically converting light incident on the photoelectric converter 202 are collected by the impurity region 802 and further collected by the impurity region 803. The impurity region 803 is connected to the first amplifier circuit 310 of the in-pixel readout circuit 203 via the charge-voltage converter CVC. The first amplifier circuit 310 outputs a signal corresponding to the potential of the charge-voltage converter CVC to the intermediate node n1.


A second well 860 of the first conductivity type is also formed in the semiconductor layer 820 of the second conductivity type. A semiconductor region of the second conductivity type (for example, the well 850 of the second conductivity type or the semiconductor layer 820 of the second conductivity type) opposite to the first conductivity type is arranged between the first well 801 of the first conductivity type and the second well 860 of the first conductivity type. The clamp capacitance 321 serving as a circuit element or a capacitive element is arranged in the second well 860 of the first conductivity type.


The clamp capacitance 321 includes a first electrode 321c formed from an impurity region of the second conductivity type formed in the second well 860, an insulating film 321b arranged on the first electrode 321c, and a second electrode 321a arranged on the insulating film 321b. The intermediate node n1 can be connected to, for example, the second electrode 321a. That is, a signal corresponding to charges generated in the photoelectric converter 202 can be supplied to the second electrode 321a of the clamp capacitance 321 serving as a capacitive element. The insulating film 321b can be formed in, for example, the gate oxide film forming process. The second electrode 321a can be formed by polysilicon in, for example, the gate electrode forming process. The capacitive element having such an arrangement is resistant to noise generated by charge movement to another well (for example, the first well) as compared to a capacitive element formed by bonding two impurity layers of different conductivity types.


Consider a comparative example in which a single well is shared as the first well 801 and the second well 860, or the first well 801 and the second well 860 are connected by a semiconductor region of the first conductivity type, unlike the above-described arrangement. In this case, since the charges can easily move between the first well 801 and the second well 860, the charges generated in the photoelectric converter 202 may affect the clamp capacitance 321 that is a circuit element of the in-pixel readout circuit 203. Reversely, the potential change of the first electrode 321c and the second electrode 321a of the clamp capacitance 321 may affect the photoelectric converter 202. The clamp capacitance 321 has been exemplified above. However, the circuit element that can be arranged in the second well 860 may be, for example, an NMOS transistor serving as the second amplifier circuit 343 or 363 or the capacitance 342 or 362.


The maximum depth of the first well 801 is preferably larger than that of the second well 860. This arrangement is excellent because it can improve the sensitivity of the photoelectric converter 202 and reduce charge movement from the second well 860 to the first well 801.


As illustrated in FIG. 7, the first well 801 preferably includes a stacked structure portion having a structure (multistage well structure) formed by stacking a plurality of semiconductor regions 801a, 801b, and 801c of the first conductivity type. FIG. 8 shows the impurity concentration of the first conductivity type along the line A-A′ in FIG. 7. The plurality of semiconductor regions 801a, 801b, and 801c can be distinguished from each other by, for example, the difference in the impurity concentration peak value. FIGS. 7 and 8 show the three-layered first well 801. However, a two-layered first well 801 or a first well 801 having four or more layers may be adopted.



FIG. 9 shows the potential along the line B-B′ in FIG. 7. Surrounding the upper peripheral portion (that is, the shallow portion) of the first well 801 of the first conductivity type by the impurity region 806 of the first conductivity type allows to reduce charge overflow from the photoelectric converter 202. That is, providing the impurity region 806 makes it possible to raise the potential barrier at the peripheral portion of the photoelectric converter 202, as indicated by the dotted line.



FIG. 10 illustrates an example in which the solid-state imaging apparatus according to the present invention is applied to an X-ray diagnostic system (radiation imaging system). The radiation imaging system includes a radiation imaging apparatus 6040 and an image processor 6070 which processes a signal output from the radiation imaging apparatus 6040. The radiation imaging apparatus 6040 serves as an apparatus to which the solid-state imaging apparatus 100 mentioned above is applied and which captures radiation, as illustrated in FIG. 1B. X-rays 6060 emitted by an X-ray tube (radiation source) 6050 are transmitted through a chest 6062 of a patient or a subject 6061, and enter the radiation imaging apparatus 6040. The incident X-rays bear the information of the interior of the body of the subject 6061. The image processor (processor) 6070 processes a signal (image) output from the radiation imaging apparatus 6040, and can display the image on, for example, a display 6080 in a control room based on the signal obtained by processing.


Also, the image processor 6070 can transfer the signal obtained by processing to a remote site via a transmission path 6090. This makes it possible to display the image on a display 6081 placed in, for example, a doctor room at another site or record the image on a recording medium such as an optical disk. The recording medium may be a film 6110, and a film processor 6100 records the image on the film 6110 in this case.


The solid-state imaging apparatus according to the present invention is also applicable to an imaging system which captures an image of visible light. Such an imaging system can include, for example, the solid-state imaging apparatus 100 and a processor which processes a signal output from the solid-state imaging apparatus 100. The processing by the processor can include at least one of, for example, processing of converting the image format, processing of compressing the image, processing of changing the image size, and processing of changing the image contrast.


While the present invention has been described with reference to exemplary embodiments, it is to be understood that the invention is not limited to the disclosed exemplary embodiments. The scope of the following claims is to be accorded the broadest interpretation so as to encompass all such modifications and equivalent structures and functions.


This application claims the benefit of Japanese Patent Application No. 2010-155261, filed Jul. 7, 2010, which is hereby incorporated by reference herein in its entirety.

Claims
  • 1. A solid-state imaging apparatus having a pixel array in which a plurality of pixels are arranged to form a plurality of rows and a plurality of columns, and a plurality of column signal lines are arranged, each of the plurality of pixels comprising:a first semiconductor region having a first conductivity type;a photoelectric converter including a second semiconductor region arranged in the first semiconductor region and having a second conductivity type that is different from the first conductivity type, and a third semiconductor region arranged in the second semiconductor region and having the first conductivity type;a charge-voltage converter configured to convert charges stored in the photoelectric converter to a voltage;a reset transistor configured to reset the charge-voltage converter;a first amplifier circuit configured to output a signal corresponding to a potential of the charge-voltage converter; anda clamp capacitance connected to an output node of the first amplifier circuit,wherein the clamp capacitance is arranged on a fourth semiconductor region that is arranged in the first semiconductor region and having the second conductivity type, andwherein the second semiconductor region and the fourth semiconductor region are isolated by the first semiconductor region.
  • 2. The apparatus according to claim 1, wherein the clamp capacitance comprises a first electrode formed in the fourth semiconductor region, and a second electrode formed on an insulating film on the first electrode.
  • 3. The apparatus according to claim 2, wherein the first electrode includes a sixth semiconductor region formed in the fourth semiconductor region.
  • 4. The apparatus according to claim 1, wherein a maximum depth of the second semiconductor region is larger than a maximum depth of the fourth semiconductor region.
  • 5. The apparatus according to claim 1, wherein the second semiconductor region comprises a stacked structure portion formed by stacking a plurality of semiconductor regions having the first conductivity type.
  • 6. The apparatus according to claim 5, wherein each of the plurality of pixels further comprises a semiconductor region having the second conductivity type, which is arranged to surround a periphery of the stacked structure portion and which has a maximum depth smaller than a maximum depth of the stacked structure portion.
  • 7. An imaging system comprising: a solid-state imaging apparatus defined in claim 1; anda processor which processes a signal output from the solid-state imaging apparatus.
  • 8. The apparatus according to claim 1, wherein each of the plurality of pixels further comprises a fifth semiconductor region arranged between the second semiconductor region and the fourth semiconductor region and having the first conductivity type.
Priority Claims (1)
Number Date Country Kind
2010-155261 Jul 2010 JP national
US Referenced Citations (151)
Number Name Date Kind
3364822 Gutkowski Jan 1968 A
4386327 Ogawa May 1983 A
4954895 Akimoto et al. Sep 1990 A
5120199 Youngs et al. Jun 1992 A
5245203 Morishita et al. Sep 1993 A
5352920 Morishita et al. Oct 1994 A
5506430 Ohzu Apr 1996 A
6057586 Bawolck et al. May 2000 A
6211509 Unoue et al. Apr 2001 B1
6239839 Matsunaga et al. May 2001 B1
6590242 Kozuka et al. Jul 2003 B1
6649951 Kozuka et al. Nov 2003 B2
6780666 McClure Aug 2004 B1
6878977 Kozuka et al. Apr 2005 B1
6900480 Sugiyama May 2005 B2
6906793 Bamji et al. Jun 2005 B2
6960751 Hiyama et al. Nov 2005 B2
6965135 Sugiyama Nov 2005 B2
6969877 Sugiyama Nov 2005 B2
6974980 Sugiyama Dec 2005 B2
7016089 Yoneda et al. Mar 2006 B2
7106843 Gainsboro et al. Sep 2006 B1
7151305 Kozuka et al. Dec 2006 B2
7235831 Kozuka et al. Jun 2007 B2
7256382 Yahazu et al. Aug 2007 B2
7288428 Muramatsu Oct 2007 B2
7321110 Okita et al. Jan 2008 B2
7348615 Koizumi Mar 2008 B2
7408210 Ogura et al. Aug 2008 B2
7427789 Muramatsu Sep 2008 B2
7429764 Koizumi et al. Sep 2008 B2
7456888 Kikuchi Nov 2008 B2
7460162 Koizumi et al. Dec 2008 B2
7470893 Suzuki et al. Dec 2008 B2
7547871 Hiyama et al. Jun 2009 B2
7550793 Itano et al. Jun 2009 B2
7554591 Kikuchi et al. Jun 2009 B2
7557846 Ohkawa Jul 2009 B2
7557847 Okita et al. Jul 2009 B2
7623056 Yamashita Nov 2009 B2
7633539 Yamashita Dec 2009 B2
7679658 Sakurai et al. Mar 2010 B2
7755688 Hatano et al. Jul 2010 B2
7808537 Fujimura et al. Oct 2010 B2
7817199 Yamashita et al. Oct 2010 B2
7852393 Kikuchi et al. Dec 2010 B2
7859587 Katsuno et al. Dec 2010 B2
7907196 Ogura et al. Mar 2011 B2
7916195 Kudoh Mar 2011 B2
7928477 Kobayashi et al. Apr 2011 B2
7948540 Ogura et al. May 2011 B2
7961237 Hatano et al. Jun 2011 B2
8253214 Guidash et al. Aug 2012 B2
8269872 Okumura Sep 2012 B2
8279313 Rhodes Oct 2012 B2
8293565 Ootake Oct 2012 B2
8330195 Venezia et al. Dec 2012 B2
8411157 Gomi et al. Apr 2013 B2
8462252 Wada Jun 2013 B2
8508642 Tanaka Aug 2013 B2
8525906 Ui Sep 2013 B2
8569805 Sugawa et al. Oct 2013 B2
8670056 Kono et al. Mar 2014 B2
20010013901 Matsunaga et al. Aug 2001 A1
20020050940 Sato et al. May 2002 A1
20020149688 Matsunaga et al. Oct 2002 A9
20020163583 Jones Nov 2002 A1
20030160887 Takahashi Aug 2003 A1
20030164887 Koizumi et al. Sep 2003 A1
20030169360 Rhodes Sep 2003 A1
20040130757 Mabuchi Jul 2004 A1
20040169751 Takemura et al. Sep 2004 A1
20050018065 Tashiro et al. Jan 2005 A1
20050032281 McClure Feb 2005 A1
20050127415 Yuzurihara et al. Jun 2005 A1
20050179796 Okita et al. Aug 2005 A1
20050231656 Den Boer et al. Oct 2005 A1
20050253945 Shinohara Nov 2005 A1
20060082669 Inoue et al. Apr 2006 A1
20060187329 Panicacci Aug 2006 A1
20070025354 Pettey et al. Feb 2007 A1
20070070274 Yu et al. Mar 2007 A1
20070109437 Funaki et al. May 2007 A1
20070205354 Li Sep 2007 A1
20070258000 Kondo Nov 2007 A1
20070290143 Kameshima et al. Dec 2007 A1
20080068480 Okita et al. Mar 2008 A1
20080170143 Yoshida Jul 2008 A1
20080273093 Okita et al. Nov 2008 A1
20080283884 Park Nov 2008 A1
20090027529 Jung et al. Jan 2009 A1
20090085135 Bang Apr 2009 A1
20090134433 Jung May 2009 A1
20090160983 Lenchenkov Jun 2009 A1
20090174799 Lee et al. Jul 2009 A1
20090201400 Zhang et al. Aug 2009 A1
20090201406 Okita et al. Aug 2009 A1
20090218479 Arishima et al. Sep 2009 A1
20090244328 Yamashita Oct 2009 A1
20090251578 Yamashita Oct 2009 A1
20090284632 Onuki et al. Nov 2009 A1
20090303364 Shibata et al. Dec 2009 A1
20100002114 Ogura et al. Jan 2010 A1
20100053398 Yamashita Mar 2010 A1
20100066877 Yamaguchi et al. Mar 2010 A1
20100078692 Lim Apr 2010 A1
20100079635 Yano et al. Apr 2010 A1
20100079636 Aoki et al. Apr 2010 A1
20100084728 Yamada Apr 2010 A1
20100148289 McCarten et al. Jun 2010 A1
20100149366 Noda et al. Jun 2010 A1
20100165159 Kumesawa Jul 2010 A1
20100165167 Sugiyama et al. Jul 2010 A1
20100182465 Okita Jul 2010 A1
20100198482 Hartmann et al. Aug 2010 A1
20100200738 Yamashita Aug 2010 A1
20100201834 Maruyama et al. Aug 2010 A1
20100225776 Taura Sep 2010 A1
20100225793 Matsuda et al. Sep 2010 A1
20100231767 Kikuchi Sep 2010 A1
20100259658 Konishi Oct 2010 A1
20100271517 De Wit et al. Oct 2010 A1
20100291729 Kawano Nov 2010 A1
20100309357 Oike Dec 2010 A1
20100327148 Chung et al. Dec 2010 A1
20100328302 Yamashita et al. Dec 2010 A1
20100328509 Yamashita et al. Dec 2010 A1
20100328510 Hiyama et al. Dec 2010 A1
20110001861 Tanaka et al. Jan 2011 A1
20110007173 Takenaka et al. Jan 2011 A1
20110007196 Yamashita et al. Jan 2011 A1
20110013062 Yamashita Jan 2011 A1
20110025892 Hibbeler et al. Feb 2011 A1
20110025896 Yamashita et al. Feb 2011 A1
20110032379 Kobayashi et al. Feb 2011 A1
20110032404 Kikuchi Feb 2011 A1
20110068253 Arishima et al. Mar 2011 A1
20110080492 Matsuda et al. Apr 2011 A1
20110080493 Kono et al. Apr 2011 A1
20110084197 Sugawa et al. Apr 2011 A1
20110085064 Nishide Apr 2011 A1
20110121404 Shifren et al. May 2011 A1
20110134270 Arishima et al. Jun 2011 A1
20110157441 Okita et al. Jun 2011 A1
20110163407 Yuzurihara et al. Jul 2011 A1
20110168872 Kobayashi et al. Jul 2011 A1
20110169989 Kono et al. Jul 2011 A1
20110234868 Yamashita et al. Sep 2011 A1
20110242380 Ogura et al. Oct 2011 A1
20120026371 Itano et al. Feb 2012 A1
20130015535 Yang et al. Jan 2013 A1
Foreign Referenced Citations (38)
Number Date Country
1604655 Apr 2005 CN
1697493 Nov 2005 CN
1764244 Apr 2006 CN
101043046 Sep 2007 CN
101197386 Jun 2008 CN
101395718 Mar 2009 CN
101685188 Mar 2010 CN
1930950 Nov 2008 EP
01-295458 Nov 1989 JP
03-256359 Nov 1991 JP
H04-206773 Jul 1992 JP
H06-45577 Feb 1994 JP
07-058308 Mar 1995 JP
H11-284168 Oct 1999 JP
2000-311997 Nov 2000 JP
2000-312024 Nov 2000 JP
2002-026302 Jan 2002 JP
2002-044522 Feb 2002 JP
2002-051262 Feb 2002 JP
2002-090462 Mar 2002 JP
2002-199292 Jul 2002 JP
2002-344809 Nov 2002 JP
2003-218332 Jul 2003 JP
2003-318381 Nov 2003 JP
2003-329777 Nov 2003 JP
2005-228956 Aug 2005 JP
2005-317581 Nov 2005 JP
2006-147709 Jun 2006 JP
2006-262358 Sep 2006 JP
2006-310933 Nov 2006 JP
2007-081083 Mar 2007 JP
2007-300521 Nov 2007 JP
2008-177191 Jul 2008 JP
2008-543085 Nov 2008 JP
2009-252782 Oct 2009 JP
10-2008-003381 Apr 2008 KR
0026966 May 2000 WO
2009146253 Dec 2009 WO
Non-Patent Literature Citations (1)
Entry
Pending Unpublished U.S. Appl. No. 13/945,580; Inventor: Yu Arishima, et al.; Filing Date: Jul. 18, 2013.
Related Publications (1)
Number Date Country
20120008031 A1 Jan 2012 US