The present invention relates to a method for fabricating polysilicon-oxide-nitride-oxide-silicon (SONOS) memory cells, in particular nitride read-only memory (NROM) memory cells, a memory cell that can be fabricated by this method, and a semiconductor memory formed from memory cells of this type.
Memory cell arrays comprising NROM memory cells (planar SONOS memory cells that can be programmed by channel hot electrons and can be erased by hot holes, as disclosed in U.S. Pat. No. 5,768,192, U.S. Pat. No. 6,011,725, and PCT Publication WO 99/60631) can be miniaturized more extensively by the memory cells not being arranged in a plane one beside the other, but rather at the walls of trenches etched out at the top side of a semiconductor body. A multiplicity of such trenches run at a distance from and parallel to one another and thus form a kind of comb structure at the surface of the semiconductor body.
The channels of the memory transistors are arranged in vertical fashion at the trench walls. The source and drain regions are arranged at the top side of the semiconductor body in a manner adjoining the trenches and in the trench bottoms. The source/drain regions are connected to bit lines. The gate electrodes of the memory transistors are arranged in the trenches and connected to word lines arranged transversely with respect to the bit lines on the top side of the memory cell array.
The word lines run transversely with respect to the direction of the trenches and therefore have to be electrically insulated from the source and drain regions in the semiconductor material. A thin gate dielectric has to be provided at the trench walls, while a thicker electrically insulating layer has to be provided on the top side of the source and drain regions in order to achieve a sufficient electrical insulation between the word lines and the source and drain regions with a low degree of capacitive coupling.
The gate dielectric is formed by a storage layer sequence, for which an oxide-nitride-oxide layer sequence is usually used, at the walls of the trenches. In this case, the nitride layer is provided as the actual storage layer in which, during the programming of the cell, electrons are trapped between the boundary layers made of oxide (trapping).
The problem that has arisen hitherto is that, in the case of simultaneous fabrication of the lower boundary layer made of oxide and the electrically insulating layer—preferably likewise formed from oxide—on the top sides of the source and drain regions, an oxide growth of uniform thickness forms either a gate dielectric layer that is too thick or an insulation layer that is too thin. An optimum tunnel oxide thickness is about 6 nm, which is too small for the insulation layer on the source and drain regions. For quality reasons, a deposited oxide is suitable as lower boundary layer (tunnel oxide) of the storage layer sequence only to a limited extent.
In one aspect, the present invention specifies a SONOS memory cell, in particular an NROM memory cell, and a method for fabricating this memory cell in which the lower oxide—applied to the semiconductor material—of the storage layer sequence forming the gate dielectric has a preferred thickness and a sufficient electrical insulation of the word lines from the source and drain regions is simultaneously achieved.
In a method for fabricating memory cells, for example, a trench having a bottom and lateral walls is etched at a top side of a semiconductor body or a semiconductor layer made of silicon. Dopant for forming source and drain regions is introduced into the semiconductor material at the top side of the semiconductor body or the semiconductor layer in a manner adjoining the trench and at the bottom of the trench. The top sides of the source and drain regions are provided with electrically insulating layers. A gate dielectric is fabricated at the walls of the trench and a gate electrode is arranged in the trench and provided with a word line. In one aspect, before the fabrication of the electrically insulating layers, an implantation of nitrogen into the walls of the trench is effected or covering spacers are fabricated at the walls of the trench. A metal silicide layer is fabricated at the top side of the semiconductor body or the semiconductor layer in a manner adjoining the trench and at the bottom of the trench. The metal silicide layer is covered with an oxide layer in order thus to form the electrically insulating layers. The gate dielectric is fabricated as a storage layer with a lower boundary layer made of oxide which is arranged on the walls of the trench.
In another embodiment, a memory cell includes a trench having a bottom and lateral walls. The trench is formed at a top side of a semiconductor body or a semiconductor layer made of silicon. Source and drain regions are formed at the top side of the semiconductor body or the semiconductor layer in a manner adjoining the trench and at the bottom of the trench. The top sides of the source and drain regions are provided with a metal silicide layer. The metal silicide layer is covered with an oxide layer. A storage layer is arranged at the walls of the trench. This storage layer has a lower boundary layer made of oxide, which is arranged directly on the silicon and is thinner than the oxide layer with which the metal silicide layer is covered. A gate electrode connected to a word line is arranged in the trench.
In another embodiment, a number of these memory cells can be arranged as a memory cell array. This array includes a plurality of trenches formed such that they run parallel to one another at a respective distance. Memory cells are arranged in each trench. Trench-type insulation strips are in each case arranged between the trenches, which strips reach at least the depth of the source/drain regions arranged at the bottoms of the trenches. The metal silicide layer is formed as part of the bit lines.
The semiconductor material used is silicon in which a trench or a comb-like trench structure is formed. Metallized bit lines are produced by means of a salicide process (self-aligned silicide), in particular using cobalt silicide. By means of a thermal oxidation, in particular a wet oxidation, an oxide oxidation is produced on the metal silicide, the oxide layer serving to insulate the bit lines. In this case, the lower boundary layer made of oxide (bottom oxide) is produced in the gate dielectric in such a way that the thicknesses of the oxide layers can be set largely independently of one another. In this case, the storage layer sequence is preferably fabricated as an ONO layer sequence (oxide-nitride-oxide).
The comb-like trench structure has horizontal top sides of the source/drain regions and vertical trench walls in which the channel regions are provided. In a first preferred variant of the fabrication method, firstly nitrogen is implanted into the vertical trench walls with the aid of an obliquely directed implantation. The nitrogen in the semiconductor material inhibits a subsequent thermal oxide growth. The nitrogen implant reduces the growth rate of the oxide in comparison with silicon not being implanted with nitrogen by a factor of up to two.
After this nitrogen implantation, a thermal oxidation, preferably a wet oxidation, is carried out in such a way that an oxide layer having a thickness of typically about 6 nm is produced on the trench walls. In the same oxidation process, a significantly thicker oxide (SiO2) is formed on the bit line provided with the metal silicide. The ratio of the layer thicknesses formed can be set in a manner known per se using the conditions of the nitrogen implantation.
In an alternative second preferred variant of the fabrication method, the trench etching is followed by the production of a thermal oxide, which, at the trench walls, serves as a lower boundary layer (bottom oxide of the storage layer sequence to be fabricated) and has a corresponding layer thickness of typically about 6 nm. The trench walls are covered with spacers, which is preferably done by means of a nitride spacer process. The source/drain implantation is then carried out, thereby forming the source/drain regions at the top side in a manner adjoining the trench and in the trench bottom. By means of anisotropic dry etch, the oxide is removed on the horizontal surfaces.
By means of a silicide process with subsequent oxidation, a metal silicide, preferably cobalt silicide with a covering made of SiO2 is fabricated on the source/drain regions in this variant as well. In this case, the spacers at the sidewalls of the trenches prevent a further oxidation of the tunnel oxide on the trench walls, so that a decoupling of the oxide thicknesses is achieved with this variant as well. Following the fabrication of the oxide layers on the source/drain regions, the spacers are removed at the trench walls.
After these method steps, in both of the variants described, in the same way, the storage layer sequence can be completed, the gate electrode can be arranged in the trench and the word line can be applied and patterned. These method steps can be carried out together with the fabrication of driving components of the periphery in a manner known. The lower bit lines of the respectively mutually adjacent trenches of an arrangement formed with cells of this type in a memory cell array are preferably isolated from one another by trench-type insulation strip. These insulation strips are preferably fabricated as STI trenches (shallow trench isolation). A memory cell may be characterized in terms of its minimum feature size (F). A memory cell array formed according to the present invention requires only 2F2 areas per bit.
Examples of the memory cell and preferred fabrication methods are described in more detail below with reference to
The following reference numerals can be used in conjunction with drawings:
A first exemplary embodiment of a preferred fabrication method is described with reference to
A dopant, e.g., dopant for n+-type conduction in the example of a p-type basic doping, is introduced, preferably by means of an implantation, into the regions provided for the source and drain regions at the top side of the semiconductor body 1 in a manner adjoining the trench and at the bottom 3 of the trench. In this way, the source and drain regions 5 are formed in the manner depicted. A thin thermal oxide 18 is then fabricated, which is provided as a sacrificial layer, in a particular as a blocking layer for the subsequent salicide process. Using a resist mask 17, which covers the horizontal surface of the semiconductor material, an oblique implantation 6 of nitrogen is introduced is introduced into the walls 4 of the trench 2. The resist mask 17 is subsequently removed.
In accordance with the cross section illustrated in
During an oxidation, in particular during a diffusion-controlled wet oxidation, pure SiO2 is formed on CoSi2 and other metal silicides, the silicide layer penetrating deeper into the semiconductor material. The electrical properties of this layer, which are provided for the function as a bit line, are not impaired in this case. The properties of the oxide layer formed thereon are comparable with SiO2 layers that grow directly on a silicon body. The growth rates are essentially independent of the thickness of the metal silicide layer and of the same order of magnitude as on a silicon body.
In accordance with the illustration of
A gate electrode 14 may subsequently be arranged in the trench. This is done preferably by depositing electrically conductive polysilicon into the trench. This material is preferably also deposited on the top side, so that a word line 15 is fabricated by patterning in a manner known. The top side of this word line can be covered with a metal silicide layer 16 or the like. This additional layer is provided for the purpose of reducing the lead resistance of the word line.
In a variant of the preferred fabrication method, in accordance with the cross section illustrated in
In accordance with the cross section of
In accordance with
The structure with complete storage layer 10 is illustrated in cross section in
Number | Date | Country | Kind |
---|---|---|---|
102 40 893 | Sep 2002 | DE | national |
This is a continuation of PCT application PCT/DE03/02576, filed Jul. 31, 2003, which claims priority to German application 102 40 893.9, filed Sep. 4, 2002, both of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4047974 | Harari | Sep 1977 | A |
4689871 | Malhi | Sep 1987 | A |
4774556 | Fujii et al. | Sep 1988 | A |
5168334 | Mitchell et al. | Dec 1992 | A |
5349221 | Shimoji | Sep 1994 | A |
5386132 | Wong | Jan 1995 | A |
5448090 | Geissler et al. | Sep 1995 | A |
5453637 | Fong-Chun et al. | Sep 1995 | A |
5518942 | Shrivastava | May 1996 | A |
5583065 | Miwa | Dec 1996 | A |
5595927 | Chen et al. | Jan 1997 | A |
5739567 | Wong | Apr 1998 | A |
5768192 | Eitan | Jun 1998 | A |
5821591 | Krautschneider et al. | Oct 1998 | A |
5877537 | Aoki | Mar 1999 | A |
5920779 | Sun et al. | Jul 1999 | A |
5943267 | Sekariapuram et al. | Aug 1999 | A |
5981995 | Selcuk | Nov 1999 | A |
6011725 | Eitan | Jan 2000 | A |
6191459 | Hofmann et al. | Feb 2001 | B1 |
6215148 | Eitan | Apr 2001 | B1 |
6239465 | Nakagawa | May 2001 | B1 |
6348711 | Eitan | Feb 2002 | B1 |
6362070 | Villa et al. | Mar 2002 | B1 |
6477084 | Eitan | Nov 2002 | B1 |
6664588 | Eitan | Dec 2003 | B2 |
6770550 | Kunikiyo | Aug 2004 | B2 |
20010005620 | Tanigami | Jun 2001 | A1 |
20020009855 | Kim | Jan 2002 | A1 |
20020123212 | Kunikiyo | Sep 2002 | A1 |
Number | Date | Country |
---|---|---|
0 783 181 | Jul 1997 | EP |
1 049 155 | Nov 2000 | EP |
1000332237 | Nov 2000 | JP |
WO 9960631 | Nov 1999 | WO |
Number | Date | Country | |
---|---|---|---|
20050196923 A1 | Sep 2005 | US |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/DE03/02576 | Jul 2003 | US |
Child | 11072695 | US |