Claims
- 1. A sound synthesizing circuit comprising a clock generator generating a clock signal, a synthesizing circuit having means for storing information relating to sound to be synthesized and means for synthesizing sound data into a desired waveform according to said information in said storing means, said information having digital data indicating an amplitude level of a sound to be synthesized at each of a plurality of sampling points in a predetermined pitch period, said synthesizing means sequentially reading said digital data at each said plurality of sampling points out of said storing means and producing a plurality of sound data according to the read out digital data to create said waveform, a dividing ratio generating means for generating a plurality of dividing ratio data, a dividing circuit comprising a counter coupled to said clock generator and said dividing ratio generating means for dividing said clock signal and generating a sequence of sampling pulses according to a dividing ratio data supplied thereto from said dividing ratio generating means, and a digital to analog converting circuit sequentially converting said plurality of sound data into a sound analog signal, said plurality of sound data being transferred to said digital to analog converting circuit in response to said sequential sampling pulses, said dividing ratio generating means including register means for storing said dividing ratio data and said counter being responsive to said register means and said clock generator for counting to a predetermined count established in response to said dividing ratio data to generate said sampling pulses, and converting circuit means comprising a programmable counter and a gate means responsive to said sampling pulses for generating a control signal for altering at least one interval of said sequential sampling pulses and means for stopping a dividing operation of said dividing circuit during a predetermined period in response to said control signal.
- 2. A synthesizing circuit for sound having at least one pitch period comprising means for storing a predetermined number of sound waveform data in one pitch period to be synthesized, means for sequentially reading said sound waveform data according to a predetermined order out of said storing means in response to a plurality of sampling pulses successively applied to said storing means in one pitch period, means for producing a sound signal according to the sequentially read out sound waveform data, and means for changing an interval of said sampling pulses within one pitch period, whereby said sampling frequency may be changed at each sampling point without substantially changing the waveform, said changing means comprising a frequency dividing means for storing a dividing ratio data and counting to a predetermined count established in response to said dividing ratio data to produce said sampling pulses and correcting circuit means comprising gate means and a programmable counter responsive to said sampling pulses for generating a control signal for altering the frequency of at least one of said sampling pulses during a pitch period by changing the count of said frequency dividing means.
- 3. A sound synthesizing circuit as claimed in claim 2, in which said sound waveform data stored in said storing means is repeatedly used at every pitch period of a sound to be synthesized.
- 4. In a sound synthesizing circuit having a frequency dividing circuit which divides a clock signal into a plurality of sampling pulses according to a predetermined dividing ratio signal for sampling data stored in a memory, the improvement comprising:
- a frequency divider circuit comprising a register means for storing said dividing ratio signal and counter means responsive to said stored signal and said clock signal for generating a plurality of sampling pulses during one pitch period; and
- a changing circuit for changing a value of said predetermined dividing ratio signal in at least one sampling point during one pitch period corresponding to a pitch frequency of a sound to be synthesized, said changing circuit comprising gate means and a programmable counter responsive to said sampling pulses for generating a control signal for altering at least one interval of said sequential sampling pulse and means for altering a dividing operation of said divider circuit during a predetermined period in response to said control signal.
- 5. A synthesizing circuit for sound having at least one pitch period comprising:
- means for generating a clock signal;
- means for generating sampling pulses according to said clock signal;
- means for sampling data of a waveform using said sampling pulses;
- means for storing said data;
- means for synthesizing a sound waveform from said stored data;
- said means for generating sampling pulses according to said clock signal said means for controlling comprising a first counter for receiving the clock pulses and a register for receiving a dividing ratio signal, said register providing dividing ratio information to said counter at every pitch period of said sound to be synthesized, said first counter generating said sampling pulses; and
- means for changing a period of at least one sampling pulse among a plurality of said sampling pulses generated during a predetermined pitch period corresponding to a pitch frequency of a sound to be synthesized, said means for changing comprising a second counter and being connected to receive said sampling pulses and to transmit a count delay signal to said means for generating.
- 6. A synthesizing circuit as claimed in claim 5 wherein said first counter is a down-counter.
- 7. A synthesizing circuit as claimed in claim 5 wherein said first counter is an up-counter.
Priority Claims (1)
Number |
Date |
Country |
Kind |
58-213637 |
Nov 1983 |
JPX |
|
Parent Case Info
This is a continuation, of application Ser. No. 671,353, filed Nov. 14, 1984 now abandoned.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4011516 |
Heimbigner et al. |
Mar 1977 |
|
4183275 |
Mimi et al. |
Jan 1980 |
|
4223582 |
Kato et al. |
Sep 1980 |
|
4442748 |
Kaneko et al. |
Apr 1984 |
|
Non-Patent Literature Citations (1)
Entry |
Chamberlin, Musical Applications of Microprocessors, 1980, pp. 547-553. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
671353 |
Nov 1984 |
|