1. Technical Field
The disclosed embodiments relate to source drivers, and more particularly to a source driver and a display apparatus.
2. Description of Related Art
Referring to
When the first control signal is changed to a high level, the first output switch 16 and the second output switch 18 are turned on, the charge-sharing switch 20 is cut off by the second control signal, the system enters into an output timing mode T1. In the output timing mode T1, the first enhanced pixel signal and the second enhanced pixel signal drive a display panel 900 respectively through the first resistor R1 and the second resistor R2.
Next, the first control signal is changed from the high level to a low level, the first output switch 16 and the second output switch 18 are cut off, the charge-sharing switch 20 is turned on by the second control signal, the system enters into a charge-sharing timing mode T2. In the charge-sharing timing mode T2, the electric potential of a first output terminal 24 and a second output terminal 25 reaches the intermediate value.
However, when the first output switch 16 and the second output switch 18 are turned on, the equivalent resistance of the first output switch 16 and the second output switch 18 reduce the driving ability of the source driver 800.
Therefore, there is room for improvement in the art.
Many aspects of the embodiments can be better understood with reference to the following drawings. The components in the drawings are not necessarily drawn to scale, the emphasis instead being placed upon clearly illustrating the principles of the present embodiments. Moreover, in the drawings, like reference numerals designate corresponding parts throughout two views.
Referring to
The source driver 200 includes an output buffer 45, a first switch S1, a second switch S2, a third switch S3, a fourth switch S4, a fifth switch S5, a first transistor Q1, a second transistor Q2, and an electrostatic discharge (ESD) protection resistor R1. The output buffer 45 includes a first terminal 450, a second terminal 452, and a third terminal 454. The first terminal 450 is used for outputting the plurality of drive voltages, the second terminal 452 is used for outputting a first control signal, and the third terminal 454 is used for outputting a second control signal.
One end of the first switch S1 is connected to the first terminal 450, the other end of the first switch S1 is connected to the display panel 300 via the ESD protection resistor R1.
The first transistor Q1 includes a first electrode 30, a second electrode 32, and a third electrode 34. The first electrode 30 is connected to the second terminal 452 via the second switch S2, the second electrode 32 is connected to a first power supply V1, and the third electrode 34 is connected between the first switch S1 and the ESD protection resistor R1. The first electrode 30 is further connected to a third power supply V3 via the fourth switch S4.
The second transistor Q2 includes a fourth electrode 60, a fifth electrode 62, and a sixth electrode 64. The fourth electrode 60 is connected to the third terminal 454 via the third switch S3, the fifth electrode 62 is connected to a second power supply V2, and the sixth electrode 64 is connected to the third electrode 34 of the first transistor Q1. The fourth electrode 60 is further connected to a fourth power supply V4 via the fifth switch S5.
In this embodiment, the first transistor Q1 is a P-channel metal oxide semiconductor field effect transistor, the second transistor Q2 is an N-channel metal oxide semiconductor field effect transistor. The first electrode is a gate electrode, the second electrode is a source electrode, and the third electrode is a drain electrode. The fourth electrode is a gate electrode, the fifth electrode is a source electrode, and the sixth electrode is a drain electrode.
Switches S1, S2, and S3 are simultaneously turned on or off, and switches S4 and S5 are simultaneously turned on or off. When switches S1, S2, and S3 are turned on, switches S4 and S5 are turned off. When switches S1, S2, and S3 are turned off, switches S4 and S5 are turned on.
In other embodiments, switches S1, S2, and S3 are not turned on or off simultaneously, switches S4 and S5 are not turned on or off simultaneously; switches S2 and S4 are not turned on simultaneously, switches S3 and S5 are not turned on simultaneously.
The principle of the source driver 200 is as follows:
When switches S1, S2, and S3 are turned on, switches S4 and S5 are turned off. In this situation, the first electrode 30 of the first transistor Q1 receives the first control signal from the second terminal 452, thus the first transistor Q1 is turned on, and the first power supply V1 outputs a first supply voltage to charge up the display panel 300 via the ESD protection resistor R1, and the first supply voltage V1 is larger than the common voltage Vcom. The fourth electrode 60 of the second transistor Q2 receives the second control signal from the third terminal 454, thus the second transistor Q2 is turned on, and the second power supply V2 outputs a second supply voltage to discharge the display panel 300 via the ESD protection resistor R1, and the second supply voltage V2 is smaller than the common voltage Vcom.
When the first switch S1, the second switch S2, and the third switch S3 are turned off, the fourth switch S4 and the fifth switch S5 are turned on. In this situation, the third power supply V3 outputs a third supply voltage to turn off the first transistor Q1, and the fourth power supply V4 outputs a fourth supply voltage to turn off the second transistor Q2.
In other embodiments, the second terminal 452 is further used for outputting a third control signal, and the third terminal 454 is further used for outputting a fourth control signal; when the first switch S1 is turned off, the second switch S2 and the third switch S3 are turned on. In this situation, the first electrode 30 of first transistor Q1 receives the third control signal and is turned off according to the third control signal, the fourth electrode 60 of second transistor Q2 receives the fourth control signal and is turned off according to the fourth control signal.
When the first switch S1 is turned on and the first terminal 450 outputs the plurality of drive voltages, the plurality of drive voltages charges up or discharges the display panel 300 via the ESD protection resistor R1. The charging and discharging capability of the display panel 300 are limited by the equivalent resistance of conducted first switch S1.
However, when the first transistor Q1 is turned on, the first power supply V1 outputs a first supply voltage to charge up the display panel 300 via the ESD protection resistor R1. When the second transistor Q2 is turned on, the second power supply V2 outputs a second supply voltage to discharge the display panel 300 via the ESD protection resistor R1. The charging and discharging capability of the display panel 300 are not limited by the equivalent resistance of conducted first switch S1, therefore the charging and discharging capabilities of the display panel 300 can be enhanced.
Alternative embodiments will become apparent to those skilled in the art without departing from the spirit and scope of what is claimed. Accordingly, the present invention should be deemed not to be limited to the above detailed description, but rather only by the claims that follow and the equivalents thereof.
Number | Date | Country | Kind |
---|---|---|---|
100115402 A | May 2011 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
5122690 | Bianchi | Jun 1992 | A |
7750881 | Yen | Jul 2010 | B2 |
20040036670 | Chung | Feb 2004 | A1 |
20090243665 | Kumar et al. | Oct 2009 | A1 |
20100164926 | Huang et al. | Jul 2010 | A1 |
20100271364 | Nishimura | Oct 2010 | A1 |
20110133780 | Shau | Jun 2011 | A1 |
20110157150 | Wu | Jun 2011 | A1 |
Number | Date | Country | |
---|---|---|---|
20120280959 A1 | Nov 2012 | US |