| Number | Date | Country | Kind |
|---|---|---|---|
| 3-300126 | Nov 1991 | JPX |
| Number | Name | Date | Kind |
|---|---|---|---|
| 5127091 | Boufarah et al. | Jun 1992 | |
| 5151981 | Westcott et al. | Sep 1992 | |
| 5197137 | Kumar et al. | Mar 1993 | |
| 5201057 | Uht | Apr 1993 |
| Entry |
|---|
| H. Dwyer "A Fast Instruction Dispatch Unit for Multiple and out-of-Sequence Issuances", EE-CEG-87-15. |
| An Extended Superscalar Processor Prototype Based on the SIMP (Single Instruction Stream/Multiple Instruction Pipelining) Architecture, Pub. in 1990. |