Claims
- 1. In a companded speech digitization system including a digitizer circuit for generating a digital approximation of a bipolar analog audio input signal and a de-digitizer circuit for substantially reconstructing said audio signal from said digital approximation; a digitizer circuit comprising:
- digitizer means for producing said digital approximation by converting said analog audio signal to a digital output signal in accordance with an amplitude function signal, including comparator means for comparing said audio signal to a reference signal that is directly related to said amplitude function signal; and
- generator means responsive to said digital output signal for generating said amplitude function signal in accordance with said digital output signal, including averaging means for converting said digital output signal to a corresponding analog signal and circuit means for subtracting amplitude bias from said amplitude function signal so that a substantial duty cycle is maintained on at least the least significant bit in said digital output signal throughout the entire amplitude range of said audio input signal comprising a bias network for producing an offset signal having a magnitude which serves to substantially center the duty cycle spread of at least said least significant bit in said digital output signal at fifty percent and an amplifier having associated therewith a gain which serves to restrict the duty cycle spread of at least said least significant bit in said digital output signal, said amplifier having said analog signal connected to its positive input thereof and said offset signal connected to its negative input thereof.
- 2. The digitizer circuit of claim 1 wherein said digitizer means is adapted to produce a two bit parallel digital output signal.
- 3. The digitizer circuit of claim 1 wherein said digitizer means is adapted to produce an n-bit parallel digital output signal.
- 4. The digitizer circuit of claim 2 wherein said comparator means comprises a polarity comparator that is adapted to compare said audio input signal to a reference signal equal to ground potential, an upper limit comparator that is adapted to compare said audio input signal to a reference signal equal to said amplitude function signal, and a lower limit comparator that is adapted to compare said audio input signal to a reference signal equal to the inverse of said amplitude function signal.
- 5. The digitizer circuit of claim 3 wherein said digitizer further includes a successive approximation register connected to the output of said comparator means for producing an n-bit digital signal in accordance with the successive output state of said comparator means, and a digital-to-analog conversion circuit connected to the output of said successive approximation register and to the output of said generator means for producing said reference signal by converting the n-bit digital signal from said successive approximation register to a corresponding analog signal and multiplying said analog signal by the value of said amplitude function signal.
- 6. The digitizer circuit of claim 5 wherein said averaging means includes a logic gate for inverting the MSB in said n-bit parallel digital output signal, (n-1) exclusive-OR logic gates each adapted to logically compare said inverted MSB with one of the remaining (n-1) bits in said n-bit parallel digital output signal, and a plurality of weighting resistors for combining the outputs of said exclusive-OR logic gates into a corresponding analog signal that is provided to said other input of said buffer amplifier.
- 7. In a companded speech digitization system including a digitizer circuit for generating a digital approximation of an audio input signal comprising a polarity comparator for comparing said audio input signal to a ground potential, an upper limit comparator for comparing said audio input signal to an amplitude function signal, a lower limit comparator for comparing said audio input signal to the inverted amplitude function signal, first latching means for latching the output of said polarity comparator at a predetermined sample frequency, second latching means for latching the outputs of said upper and lower limit comparators at said sample frequency, averaging means connected to the output of said second latching means for converting the digital output signal therefrom to a corresponding analog signal, and a de-digitizer circuit for substantially reconstructing said audio signal from said digital approximation; the improvement wherein said digitizer further comprises:
- amplifier means having associated therewith a gain greater than one and less than or equal to five which serves to restrict the duty cycle spread of said digital output signal, said amplifier means having provided to its positive input thereof the analog signal from said averaging means and having provided to its negative input thereof an offset signal from a bias network having a potential substantially equal to one half of the maximum amplitude of said audio signal, said amplifier being adapted to produce at its output said amplitude function signal.
- 8. The digitizer circuit of claim 7 wherein said predetermined gain of said buffer amplifier is selected so as to maintain substantial duty cycles on said digital output signal over the entire amplitude range of said audio input signal.
- 9. In a speech digitization system including a companded digitizer circuit for generating a digital approximation of a bipolar audio input signal and a de-digitizer circuit for substantially reconstructing said audio signal from said digital approximation; a digitizer comprising:
- sampling means for sampling said audio input signal at a predetermined sample frequency;
- comparator means for comparing said sampled audio signal to a companded reference signal;
- a successive approximation register (SAR) connected to the output of said comparator means for generating an n-bit parallel digital output signal in accordance with the successive output states of said comparator means;
- clocking means for clocking said SAR at a clock frequency at least n times faster than said sample frequency.
- latching means for latching the output of said SAR at said sample frequency;
- amplitude function generator means for generating an amplitude function signal in accordance with the average duty cycle of the n-bit digital output signal from said latching means; and
- conversion means for producing said companded reference signal by converting the n-bit parallel digital output signal from said SAR to a corresponding analog signal and multiplying said analog signal by said amplitude function signal.
- 10. The digitizer circuit of claim 9 wherein said amplitude function generator means includes circuit means for adding amplitude bias to said amplitude function signal so that a substantial average duty cycle is maintained on at least the two least significant bits in the n-bit digital output signal from said latching means over the entire amplitude range of said audio input signal.
- 11. The digitizer circit of claim 10 wherein said circuit means comprises an amplifier having associated therewith a predetermined greater than unity gain and a bias network connected to said amplifier that is adapted to provide a predetermined offset signal to one of the inputs of said amplifier.
- 12. The digitizer circuit of claim 11 wherein said amplitude function generator means further includes averaging means for converting said n-bit digital output signal to a corresponding analog signal that is provided to the other input of said amplifier.
- 13. The digitizer circuit of claim 12 wherein said averaging means comprises a logic gate for inverting the MSB in said digital output signal, (n-1) exclusive-OR logic gates each adapted to logically compare said inverted MSB with one of the remaining (n-1) bits in said digital output signal, and a plurality of weighting resistors for combining the outputs of said exclusive-OR logic gates into a single analog signal.
Parent Case Info
This is a continuation of application Ser. No. 880,996 filed Feb. 24, 1978, abandoned.
US Referenced Citations (11)
Non-Patent Literature Citations (1)
Entry |
Electronics Weekly Article, Speech Signal Coding Handled by APCM, Jul. 25, 1973, pp. 18 and 19. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
880996 |
Feb 1978 |
|