Z. Barzilai, et al., “HSS—A High Speed Simulator,” IEEE Transactions on Computer-Aided Design, vol. C-6, pp. 601-617, Jul. 1987. |
R. Brayton, et al., “MIS: A multiple-level logic optimization system,” IEEE Transactions on CAD, vol. C-6, pp. 1062-1081, Nov. 1987. |
M. Chiang, et al., “LCC simulators speed development of synchronous hardware,” Computer Design, pp. 87-91, 1986. |
N. Ishiura, et al., “High-speed logic simulation on a vector processor,” Proceedings of the International Conference on Computer-Aided Design, pp. 119-121, Nov. 1985. |
G. F. Pfister, “The Yorktown Simulation Engine: Introduction,” The Proceedings of the Design Automation Conference, pp. 51-54, Jun. 1982. |
E. J. Shriver, et al., “Ravel: Assigned-delay compiled-code logic simulation,” Proceedings of the International Conference on Computer-Aided Design, pp. 364-368, Nov. 1992. |
E. Ulrich, “Exclusive simulation of activity in digital networks,” Communications of the ACM, vol. 13, pp. 102-110, Feb. 1969. |
L. T. Wang, et al., “SSIM: A software levelized compiled-code simulator,” The Proceedings of the Design Automation Conference, pp. 2-8, Jun. 1987. |
G. Hachtel, et al., “Logic Synthesis and Verification Algorithms,” Kluwer Academic Publishers, Norwell, MA, Jun. 1996, Chapter 10. |
P. Ashar, et al., “Fast Functional Simulation Using Branching Programs,” Proceedings of the International Conference on Computer-Aided Design, pp. 408-412, Nov. 1995. |
N. Shenoy, et al., “Efficient Implementation of Retiming,” Proceedings of the International Conference on Computer-Aided Design, pp. 226-233, Nov. 1994. |