Computer Architecture: A Quantitative Approach, David A. Patterson, et al., pp. 265-270 (Chapter 6, Sectopm 4) date unknown. |
European Search Report from United Kingdom Patent Applicaton No. 9412487.2, filed Jun. 22, 1994. |
International Journal Of Mini And Microcomputers, vol. 11, No. 1, 1989, Calgary, California US, pp. 13-17 Cortadella and Llaberia "Making Branches Transparent To the Execution Unit". |
Proceedings 4th MIT Conference: Advanced Research In VLSI, Apr. 7, 1986, Cambridge, MA, US pp. 73-88, Plaszkun and Farrens "An Instruction Cache Designs For Use With a Delayed Branch". |
IBM Technical Disclosure Bulletin, vol. 14, No. 12, May 1972, New York, US, pp. 3599-3611, Beebe et al "Instruction Sequencing Control". |
IEEE Computer, Farrens et al., "Implementation of the PIPE Processor," Jan. 1991, pp. 69-70. |
Appelbe et al., Hoisting Branch Conditions--Improving Super-Scalar Processor Performance, College of Computing, School of Electrical and Computer Engineering, Georgia Institute of Technology, date unknown. |