This is a continuation in part of application Ser. No. 06/762,582, filed Aug. 2, 1985 and entitled "A Self-Aligned Split Gate EPROM", the which issued as U.S. Pat. No. 4,868,629 on Sept. 19, 1989, latter application is assigned to the assignee of present invention and is a continuation in part of application Ser. No. 06/610,369, filed May 15, 1984, entitled "A Self-Aligned Split Gate EPROM", which issued as U.S. Pat. No. 4,639,893 on Jan. 27, 1987. The disclosures of both said Applications are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4122544 | McElroy | Oct 1978 | |
4142926 | Morgan | Mar 1979 | |
4173791 | Bell | Nov 1979 | |
4173818 | Bassous et al. | Nov 1979 | |
4257832 | Schwabe et al. | Mar 1981 | |
4267558 | Guterman | May 1981 | |
4274012 | Simko | Jun 1981 | |
4297719 | Hsu | Oct 1981 | |
4300212 | Simko | Nov 1981 | |
4318216 | Hsu | Mar 1982 | |
4328565 | Harari | May 1982 | |
4334292 | Kotecha | Jun 1982 | |
4336603 | Kotecha et al. | Jun 1982 | |
4380866 | Countryman, Jr. et al. | Apr 1983 | |
4387447 | Klaas et al. | Jun 1983 | |
4409723 | Harari | Oct 1983 | |
4412311 | Miccoli et al. | Oct 1983 | |
4426764 | Kosa et al. | Jun 1984 | |
4462090 | Iizuka | Jul 1984 | |
4471373 | Shimizu et al. | Sep 1984 | |
4495693 | Iwahashi et al. | Jun 1985 | |
4561004 | Kuo et al. | Dec 1985 | |
4639893 | Eitan | Jan 1987 | |
4825271 | Tanaka et al. | Apr 1989 | |
4868629 | Eitan | Sep 1989 |
Number | Date | Country |
---|---|---|
816931 | Jul 1969 | CAX |
045578A2 | Feb 1982 | EPX |
2437676 | Sep 1979 | FRX |
2468972 | Oct 1980 | FRX |
158078 | Dec 1982 | DDX |
52-63684 | May 1977 | JPX |
53-89686 | Jul 1978 | JPX |
54-156484 | Oct 1979 | JPX |
55-156369 | Dec 1980 | JPX |
56-71971 | Jun 1981 | JPX |
57-76878 | May 1982 | JPX |
57-96572 | Jun 1982 | JPX |
58-206165 | Dec 1983 | JPX |
1-19595 | Jan 1989 | JPX |
1-181572 | Jul 1989 | JPX |
2073484A | Oct 1981 | GBX |
Entry |
---|
Barnes et al., "Operation and Characterization of N-Channel EPROM Cells", Solid State Electronics, vol. 21, 1978, pp. 521-529. |
Guterman et al., "An Electrically Alterable Nonvolatile Memory Cell Using a Floating Gate Structure", IEEE Journal of Solid State Circuit, vol. SC14, No. 2, Apr., 1979, pp. 498-508. |
Shirota et al., "A New NAND Cell for Ultra High Density 5V-Only EEPROMS" pp. 33, 34. |
"How SEEQ is Pushing EEPROMS to 1-Mb Densities", Electronics, Aug. 21, 1986 pp. 53-56. |
"New Memory-Cell Design May Lower EPLD Costs", Electronics, Sep. 4, 1986, p. 39. |
"High-Density Flash EEPROMS are About to Burst on the Memory Market", Electronics, Mar. 3, 1988, pp. 47-48. |
Baglee et al. "Lightly Doped Drain Transistors for Advanced VLSI Circuits", IEEE Transactions, Electron Devices, vol. ED-32, No. 5, May 1985, pp. 896-et seq. |
Takeda et al., "Submicrometer MOSFET Structure for Minimizing Hot-Carrier Generation", IEEE Transactions, Electron Devices, vol. ED-29, No. 4, Apr. 1982, pp. 611-et seq. |
Koyanagi et al., "Optimum Design of N+-N- Double-Diffused Drain MOSFET to Reduce Hot-Carrier Emission", IEEE Transactions, Electron Devices, vol. ED-32, No. 3, Mar., 1985, pp. 562-et seq. |
Number | Date | Country | |
---|---|---|---|
Parent | 610369 | May 1984 |
Number | Date | Country | |
---|---|---|---|
Parent | 762582 | Aug 1985 |