Claims
- 1. A semiconductor device, comprising:a p-type silicon substrate having a tunnel oxide on its surface, an n+-type source and an n+-type drain separated from each other and implanted in said substrate; a floating gate of a transistor located over said tunnel oxide and between said source and drain; a first control gate of said transistor separated from said floating gate and on said tunnel oxide; a dielectric layer located over said first control gate and said floating gate; and a second control gate of said transistor located between and over said first control gate and said floating gate, and isolated therefrom by said dielectric layer.
- 2. The semiconductor device recited in claim 1 further including a n+-type implant region in said substrate under said separation between said floating gate and said first control gate.
- 3. A split gate memory cell, comprising:a silicon substrate; a tunnel oxide layer located on said substrate; a first control gate of a transistor located over said tunnel oxide; a floating gate of said transistor located over said tunnel oxide and separated from said first control gate by a space; a dielectric layer located over surfaces of said first control gate and said floating gate; a second control gate of said transistor located over said dielectric layer and extending within said space; and separated source and drain regions in said substrate adjacent said first control gate and said floating gate.
- 4. The split gate memory cell recited in claim 3 further including a highly doped region in said substrate under said space, of opposite conductivity type from the substrate.
- 5. The split gate memory cell recited in claim 3 wherein said space is in the order of 0.1 microns.
- 6. The split gate memory cell recited in claim 3 wherein the first control gate and floating gate are formed from the same conductive layer.
- 7. The split gate memory cell recited in claim 6 wherein said first control gate and floating gate comprise polysilicon.
- 8. The split gate memory cell recited in claim 7 wherein said second control gate comprises a member of the group consisting of polysilicon and a silicided polysilicon.
- 9. The split gate memory cell recited in claim 8 wherein said dielectric layer comprises at least one member of the group consisting of silicon dioxide, an oxide/nitride/oxide composite and a high k dielectric material.
- 10. A split gate memory cell, comprising:a silicon substrate having a silicon dioxide tunnel oxide layer located thereon; a first control gate of a transistor located on said tunnel oxide layer; a floating gate of said transistor horizontally spaced from said first control gate overlying said tunnel layer and comprised of polysilicon; a dielectric layer located over a surface of said first control gate and said floating gate; and a second control gate of said transistor comprised of polysilicon and located over both said first control gate and said floating gate.
- 11. The split gate memory cell recited in claim 10 further comprising an n+ doped region in the substrate under said space.
- 12. A split gate memory cell, comprising:a first and a second control gate and a floating gate, all of which are part of a same transistor, wherein said gates are isolated one from the other by a dielectric layer and said first control gate and said floating gate being on a same horizontal plane and having a space therebetween and overlying a tunnel oxide layer.
- 13. The split gate memory cell recited in claim 12 wherein said substrate has a highly doped region under said space.
- 14. The device recited in claim 4 wherein the source and drain regions are n+-type regions and further including at least one p+-type halo-implant region in the substrate adjacent at least one of said regions.
- 15. The device recited in claim 14 further including a halo implant adjacent both the source and drain regions.
- 16. The device recited in claim 14 wherein there is a halo-implant adjacent the drain region, but not the source region of the device.
RELATED APPLICATIONS
This Application claims the benefit of U.S. Provisional Application No. 60/115,602, filed Jan. 12, 1999.
US Referenced Citations (7)
Non-Patent Literature Citations (2)
Entry |
H. Wong, Gate Current Injection is MOSFET's with a Split-Gate (Virtual Drain) Structure, IEEE Electron Device Letters, vol. 14, No. 5, pp. 262-264, May 1993.* |
S. Ogura et al., Low Voltage, Low Current, High Speed Program Step Split Gate Cell with Ballistic Direct Injection for EEPROM/Flash, IEEE/IEDM, pp. 987-990, 1998. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/115602 |
Jan 1999 |
US |