Debrosse et al. "Contact Process Providing Layout Advantages In A Static Random-Access Memory Cell:IBM TDB" vol. 32 No. 9A, Feb. 1990, pp. 434-436. |
Dittrich, M. "Vertical Drive Device Polysilicon Load Static Random-Access Memory Cell:IBM TDB" vol. 31, No. 7, Dec. 1988, pp. 230-234. |
Chesebro, D. et al., "Simplified Local Interconnection Technique For Sram and Logic Semiconductor Structures" IBM TDB vol. 34, No. 1, Jun. 1991 pp. 328-330. |
F. White et al., "Damascene Stud Local Interconnect In CMOS Technology" IEDM 1992 pp. 301-304. |
D. Kenney et al., "A Buried-Plate Trench Cell for n 64-Mb DRAM" 1992 Symposium on VLSI Technology Digest of Technical Papers, 1992 IEEE pp. 14-15. |
R. D. J. Verhaar, et al. "A 25 .mu.m.sup.2 Bulk Full CMOS Sram Cell Technology With Fully Overlapping Contacts", IEDM 1990, IEEE pp. 473-476. |
M. Helm et al., "A Low Cost, Microprocessor Compatible, 18.4 .mu.m.sup.2, 6-T Bulk Cell Technology for High Speed SRAMS" VLSI 93' 2 pages. |