Claims
- 1. A voltage regulator circuit comprising:an output driver; a source follower for controlling the output driver, wherein the source follower is a MOS transistor having a source coupled to a control node of the output driver and having a gate coupled to the amplifier; a localized feedback gain loop coupled to the source follower, wherein the localized feedback gain loop comprises: a first transistor coupled between the control node of the output driver and a common node; a second transistor coupled between a control node of the first transistor and the MOS transistor; a first current source coupled between the common node and the control node of the first transistor; and a second current source coupled to the MOS transistor; and an amplifier for controlling the source follower.
- 2. The circuit of claim 1 wherein the output driver is a bipolar transistor.
- 3. The circuit of claim 2 wherein the bipolar transistor is an NPN bipolar transistor.
- 4. The circuit of claim 1 wherein the MOS transistor is a PMOS transistor.
- 5. The circuit of claim 1 wherein the first transistor is a PMOS transistor and the second transistor is an NPN bipolar transistor.
- 6. The circuit of claim 1 further comprising a bias voltage coupled to a control node of the second transistor.
- 7. The circuit of claim 1 further comprising a resistor feedback coupled between the output driver and a first input of the amplifier.
- 8. The circuit of claim 7 wherein the feedback network comprises:a first resistor coupled between the output driver and the first input of the amplifier; and a second resistor coupled between the first input of the amplifier and a ground node.
- 9. The circuit of claim 7 further comprising a reference voltage coupled to a second input of the amplifier.
- 10. A buffer circuit comprising:a source follower coupled to an output node and having a control node coupled to an input node; a first transistor coupled between a common node and the output node; a second transistor coupled between the source follower and a control node of the first transistor; a first current source coupled between the control node of the first transistor and the common node; and a second current source coupled to the source follower.
- 11. The circuit of claim 10 wherein the source follower is a MOS transistor.
- 12. The circuit of claim 11 wherein the MOS transistor is a PMOS transistor.
- 13. The circuit of claim 10 wherein the first transistor is a PMOS transistor.
- 14. The circuit of claim 10 wherein the second transistor is an NPN bipolar transistor.
Parent Case Info
This application claims priority under 35 USC §119 (e) (1) of provisional application No. 60/301,369 filed Jun. 27, 2001
US Referenced Citations (4)
| Number |
Name |
Date |
Kind |
|
5909109 |
Phillips |
Jun 1999 |
A |
|
6046577 |
Rincon-Mora et al. |
Apr 2000 |
A |
|
6188211 |
Rincon-Mora et al. |
Feb 2001 |
B1 |
|
6465994 |
Xi |
Oct 2002 |
B1 |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/301369 |
Jun 2001 |
US |