Claims
- 1. A method of operating a CMOS output circuit including a differential error amplifier to provide a stable quiescent bias current in a first-conductivity-type output MOSFET, the method comprising the steps of:
- (a) causing a first current equal to a threshold voltage of a first-conductivity-type reference MOSFET divided by the resistance of a reference resistor to flow through a second-conductivity-type current mirror control MOSFET;
- (b) causing a second current proportional to the first current to flow through the first-conductivity-type reference MOSFET by means of a first second-conductivity-type current mirror output MOSFET having a gate coupled to the gate of the second-conductivity-type current mirror control MOSFET and a drain coupled to a drain of the first-conductivity-type reference MOSFET, and controlling the first current in response to feedback from the first-conductivity-type reference MOSFET;
- (c) controlling a bias current in an error amplifier in response to the voltage of the gate of the second-conductivity-type current mirror control MOSFET; and
- (d) scaling the bias current of the error amplifier and the resistances of first and second resistive load devices of the error amplifier to produce a drive voltage which applies a quiescent gate-to-source voltage that is substantially equal to and tracks with the gate-to-source voltage of the reference MOSFET to a first-conductivity-type output MOSFET.
- 2. A CMOS output circuit including a bias circuit, the bias circuit including a first resistor coupled between a first supply voltage conductor and a first conductor, a first first-conductivity-type MOSFET having a source coupled to the first supply voltage conductor, a gate coupled to the first conductor, and a drain coupled to a second conductor, a second first-conductivity-type MOSFET having a source coupled to the first conductor, a gate coupled to the second conductor, and a drain coupled to a drain and gate of a first second-conductivity-type current mirror control MOSFET having a source coupled to a second supply voltage conductor, and a first second-conductivity-type current mirror output MOSFET having a gate coupled to the gate of the first second-conductivity-type current mirror control MOSFET, a source coupled to the second supply voltage conductor, and a drain coupled to the second conductor, wherein the first first-conductivity-type MOSFET is biased at the edge of its strong inversion condition, the improvement comprising:
- (a) an error amplifier including
- i. a first second-conductivity-type input MOSFET, a gate of the first second-conductivity-type input MOSFET being coupled to a first input terminal,
- ii. a second second-conductivity-type input MOSFET, a gate of the second second-conductivity-type input MOSFET being coupled to a second input terminal,
- iii. a second second-conductivity-type current mirror output MOSFET having a gate coupled to the gate of the first second-conductivity-type current mirror control MOSFET, a source coupled to the second supply voltage conductor, and a drain coupled to sources of the first and second second-conductivity-type input MOSFETs,
- iv. a first resistive load coupled between the first supply voltage conductor and a drain of the first second-conductivity-type input MOSFET;
- v. a second resistive load coupled between the first supply voltage conductor and a drain of the second second-conductivity-type input MOSFET; and
- (b) a first-conductivity-type output MOSFET having a gate coupled to the drain of the second second-conductivity-type input MOSFET, a source coupled to the first supply voltage conductor, and a drain coupled to an output terminal,
- a voltage produced by the error amplifier on the gate of the first-conductivity-type output MOSFET producing a stable quiescent bias current in the first-conductivity-type output MOSFET which is a predetermined multiple of a bias current flowing through the first first-conductivity-type MOSFET to cause the first-conductivity-type output MOSFET to be biased at the edge of its strong inversion condition similarly to the first first-conductivity-type MOSFET.
- 3. The CMOS output circuit of claim 2 wherein the first conductivity type is P type and the second conductivity type is N type and the output MOSFET is a pull-up MOSFET.
- 4. The CMOS output circuit of claim 2 wherein the first conductivity type is N type and the second conductivity type is P type and the output MOSFET is a pull-down MOSFET.
- 5. A method of operating a CMOS output circuit including a differential error amplifier to provide a stable quiescent bias current in a first-conductivity-type output MOSFET, the method comprising the steps of:
- (a) causing a first current equal to a threshold voltage of a first-conductivity-type reference MOSFET divided by the resistance of a reference resistor to flow through a current mirror control transistor;
- (b) causing a second current proportional to the first current to flow through the reference MOSFET by means of a first current mirror output transistor having a control electrode coupled to the control electrode of the current mirror control transistor and a first electrode coupled to a drain of the reference MOSFET, and controlling the first current in response to feedback from the reference MOSFET;
- (c) controlling a bias current in an error amplifier in response to the voltage of the control electrode of the current mirror control transistor; and
- (d) scaling the bias current of the error amplifier and the resistances of first and second resistive load devices of the error amplifier to produce a drive voltage which applies a quiescent gate-to-source voltage that is substantially equal to and tracks with the gate-to-source voltage of the reference MOSFET to the first-conductivity-type output MOSFET.
- 6. A CMOS output circuit including a bias circuit, the bias circuit including a first resistor coupled between a first supply voltage conductor and a first conductor, a first-conductivity-type reference MOSFET having a source coupled to the first supply voltage conductor, a gate coupled to the first conductor, and a drain coupled to a second conductor, a first transistor having a first electrode coupled to the first conductor, a control electrode coupled to the second conductor, and a second electrode coupled to a first electrode and control electrode of a first current mirror control transistor having a second electrode coupled to a second supply voltage conductor, and a first current mirror output transistor having a control electrode coupled to the control electrode of the current mirror control transistor, a first electrode coupled to the second supply voltage conductor, and a second electrode coupled to the second conductor, wherein the reference MOSFET is biased at the edge of its strong inversion condition, the improvement comprising:
- (a) an error amplifier including
- i. a first input transistor, a control electrode of the first input transistor being coupled to a first input terminal,
- ii. a second input transistor, a control electrode of the second input transistor being coupled to a second input terminal,
- iii. a second current mirror output transistor having a control electrode coupled to the control electrode of the current mirror control transistor, a first electrode coupled to the second supply voltage conductor, and a second electrode coupled to first electrodes of the first and second input transistors,
- iv. a first resistive load coupled between the first supply voltage conductor and a second electrode of the first input transistor;
- v. a second resistive load coupled between the first supply voltage conductor and a second electrode of the second input transistor; and
- (b) a first-conductivity-type output MOSFET having a gate coupled to the second electrode of the second input transistor, a source coupled to the first supply voltage conductor, and a drain coupled to an output terminal,
- a voltage produced by the error amplifier on the gate of the output MOSFET producing a stable quiescent bias current in the output MOSFET which is a predetermined multiple of a bias current flowing through the reference MOSFET to cause the output MOSFET to be biased at the edge of its strong inversion condition similarly to the reference MOSFET.
Parent Case Info
This application is a continuation of allowed patent application Ser. No. 08/743,006, filed Nov. 1, 1996, by Michael A. Wu entitled "LOW-IMPEDANCE CMOS OUTPUT STAGE AND METHOD", now U.S. Pat. No. 5,856,749, incorporated herein by reference.
US Referenced Citations (19)
Foreign Referenced Citations (6)
Number |
Date |
Country |
0 544 338 |
Jun 1993 |
EPX |
61-148906 |
Jul 1986 |
JPX |
61-156910 |
Jul 1986 |
JPX |
2-10904 |
Jan 1990 |
JPX |
3-64108 |
Mar 1991 |
JPX |
1246-339 |
Jul 1986 |
RUX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
743006 |
Nov 1996 |
|