The following description relates to multi-level signaling and more particularly to a low-power, high-speed system and method for receiving a signal employing multi-level signaling.
When a digital signal is transmitted across a data bus using two levels, i.e., binary signaling, the signal switches between two values, representing a binary 0 or 1, respectively. For example, the voltage on a conductor, such as a wire or a printed wiring board trace, may be driven to a first value to signify a binary 0 and to a second value to signify a binary 1.
Data may be sent across a bus at a higher data throughput, for a given clock rate, using multi-level signaling. For example, in four-level signaling, which may be referred to as four-level pulse amplitude modulation (PAM-4), the voltage on conductor may take one of four values. In a PAM-4 receiver the received signal may then be converted, for each of the four voltage values, to a pair of bits, with a first value corresponding to binary 00, a second value corresponding to binary 01, a third value corresponding to binary 10, and a fourth value corresponding to binary 11, respectively. In other embodiments the correspondence between the voltage levels and pairs of bits may be different, or another parallel signaling scheme, such as one-hot encoding, or inverse one-hot encoding, may be used.
A multi-level receiver, which receives a multi-level signal as input and produces parallel binary signals as output, may be constructed with multiple comparators in parallel, which may be identical except for the threshold voltage to which each is connected. One input of each comparator may be connected to the received signal Vin, and the other input may be connected to a threshold voltage.
Each comparator in such a multi-level receiver may be composed of a differential pair of transistors, with each transistor being connected to a resistor and to a shared current source. The current flowing through one of the resistors and one of the transistors in such a differential pair, and through the current source, dissipates power, and if there are several such comparators in a receiver then several times as much power is dissipated. Power consumption may be reduced by operating the comparators in a sequential comparison mode in which only one comparator is active at any given time, but this approach, while reducing power consumption, also reduces the speed at which the receiver is capable of operating, resulting in slower data transmission and, accordingly, a loss of at least some of the benefits of using multi-level signaling.
Thus, there is a need for a low-power, high-speed system and method for receiving a signal employing multi-level signaling.
Aspects of embodiments of the present invention relate to a system and method for detecting signal levels in a multi-level signaling scheme. In one embodiment, a plurality of comparators, each including a differential pair, such as a differential pair of field-effect transistors (FETs) are assembled in a stacked configuration so that in some states current flows through FETs of the plurality of differential pairs in series, resulting in a reduction in power consumption.
According to an embodiment of the present invention there is provided a system for receiving a multi-level signal, the system including: a system input connection; a first differential pair and a second differential pair; each of the first differential pair and the second differential pair including a first switch and a second switch, each of the first switch and the second switch including a first switching terminal, a second switching terminal, and a control terminal, the second switching terminal of the first switch connected to the second switching terminal of the second switch, the control terminal of the first switch of the first differential pair connected to the system input connection, the control terminal of the first switch of the second differential pair connected to the system input connection, the first terminal of the second switch of the first differential, pair connected to: the second switching terminal of the first switch of the second differential pair; and the second switching terminal of the second switch of the second differential pair.
In one embodiment, at least one of the first switch or the second switch is a semiconductor switch.
In one embodiment, at least one the first switch or the second switch is a field effect transistor (FET).
In one embodiment, at least one the first switch or the second switch is a bipolar junction transistor (BJT).
In one embodiment, the control terminal of the second switch of the first differential pair is connected to a voltage source at a first threshold voltage, and the control terminal of the first switch of the second differential pair is connected to a voltage source at a second threshold voltage.
In one embodiment, the first threshold voltage is greater than the second threshold voltage.
In one embodiment, the multi-level signal includes three adjacent levels, the first threshold voltage is half-way between a first adjacent pair of levels of the three adjacent levels, and the second threshold voltage is half-way between a second adjacent pair of levels of the three adjacent levels.
In one embodiment, the second switching terminal of the first switch of the first differential pair and the second switching terminal of the second switch of the first differential pair are connected to a first terminal of a current source; and the second terminal of the current source is connected to a first power supply connection.
In one embodiment, the first power supply connection is a ground connection of a power supply.
In one embodiment, the first switching terminal of the first switch of the first differential pair is connected to: a first system output connection; and a first terminal of a first load element; the first switching terminal of the first switch of the second differential pair is connected to: a second system output connection; and a first terminal of a second load element; a second terminal of the first load element is connected to a second power supply connection; and a second terminal of the second load element is connected to the second power supply connection.
In one embodiment, the second power supply connection is a positive connection of a power supply.
In one embodiment, at least one the first switch or the second switch is a semiconductor switch.
In one embodiment, at least one the first switch or the second switch is a field effect transistor (FET).
In one embodiment, at least one the first switch or the second switch is a bipolar junction transistor (BJT).
In one embodiment, the control terminal of the second switch of the first differential pair is connected to a voltage source at a first threshold voltage, and the control terminal of the first switch of the second differential pair is connected to a voltage source at a second threshold voltage.
In one embodiment, the second threshold voltage is greater than the first threshold voltage.
In one embodiment, the multi-level signal includes three adjacent levels, and the first threshold voltage is half-way between a first adjacent pair of levels of the three adjacent levels; and the second threshold voltage is half-way between a second adjacent pair of levels of the three adjacent levels.
In one embodiment, at least one of the first load element or the second load element is a resistor.
In one embodiment, at least one of the first load element or the second load element is a third switch, and the third switch includes a first switching terminal, a second switching terminal, and a control terminal, the control terminal of the third switch being connected to the first terminal of the third switch.
In one embodiment, the system includes a source terminal, a drain terminal, and a gate terminal, the drain terminal being the first switching terminal of the third switch, the source terminal being the second switching terminal of the third switch, and the gate being the control terminal of the third switch.
These and other features and advantages of the present invention will be appreciated and understood with reference to the specification, claims and appended drawings wherein:
The detailed description set forth below in connection with the appended drawings is intended as a description of exemplary embodiments of a stacked comparator topology for multi-level signaling provided in accordance with the present invention and is not intended to represent the only forms in which the present invention may be constructed or utilized. The description sets forth the features of the present invention in connection with the illustrated embodiments. It is to be understood, however, that the same or equivalent functions and structures may be accomplished by different embodiments that are also intended to be encompassed within the spirit and scope of the invention. As denoted elsewhere herein, like element numbers are intended to indicate like elements or features.
In four-level signaling, such as PAM-4, the voltage on a signal conductor may take four values of increasing voltage, i.e., a first value, a second value, a third value, and a fourth value, which are referred to herein as V0, V1, V2, and V3. In a four-level receiver, a level detector may be used to distinguish between these for voltages, by comparing the received voltage to different threshold voltages. For example, to receive PAM-4, three threshold voltages may be used. The threshold voltages are referred to as VTh,H, VTh,M, and VTh,L, respectively, and may be selected so that each is approximately half-way between two adjacent levels of the multi-level signaling scheme. The threshold voltage VTh,L may be half-way between the first voltage value V0 and the second voltage value V1, the threshold voltage VTh,M may be half-way between the second voltage value V1 and the third voltage value V2, and the threshold voltage VTh,H may be half-way between the third voltage value V2 and the fourth voltage value V3.
Referring to
Referring to
Although the embodiment illustrated in
In operation, each of the three outputs VO,H, VO,M, and VO,L is at a voltage of Vcc, customarily representing logic high or binary “1”, when the first FET 210 of the corresponding comparator is switched off, and at a voltage near ground, customarily representing logic low or binary “0”, when the first FET 210 of the corresponding comparator is switched on. Ordinarily, only one of the three outputs VO,H, VO,M, and VO,L, is low at any time, and the other two are high; i.e., the encoding on the parallel bus formed by VO,H, VO,M, and VO,L is inverted one-hot encoding. For example, referring to
Referring to
Referring to
Referring to
The truth table of
Referring to
Although exemplary embodiments of a stacked comparator topology for multi-level signaling have been specifically described and illustrated herein, many modifications and variations will be apparent to those skilled in the art. Accordingly, it is to be understood that a stacked comparator topology for multi-level signaling constructed according to principles of this invention may be embodied other than as specifically described herein. The invention is also defined in the following claims, and equivalents thereof.
The present application claims priority to and the benefit of Provisional Application No. 61/814,759, filed Apr. 22, 2013, entitled “STACKED COMPARATOR TOPOLOGY FOR MULTI-LEVEL SIGNALING”, the entire content of which is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5793816 | Hui | Aug 1998 | A |
6377073 | Krasnansky | Apr 2002 | B1 |
20050201491 | Wei | Sep 2005 | A1 |
20080174343 | Cha et al. | Jul 2008 | A1 |
Number | Date | Country |
---|---|---|
100699448 | Mar 2007 | KR |
2010-0027191 | Mar 2010 | KR |
10-1188781 | Oct 2012 | KR |
Entry |
---|
EPO Search Report dated Sep. 1, 2014, for corresponding European Patent application 14165517.5, (5 pages). |
EPO Office action dated Dec. 1, 2015, for corresponding European Patent application 14165517.5, (6 pages). |
Oza, S.K., et al., Low Power Folding and Interpolating ADC Using 0.18 μm Technology, International Conference on Advances In Computer Engineering (ACE), 2010, IEEE, Jun. 20, 2010, pp. 54-58, XP031720819. |
Number | Date | Country | |
---|---|---|---|
20140314172 A1 | Oct 2014 | US |
Number | Date | Country | |
---|---|---|---|
61814759 | Apr 2013 | US |