Standard cell without OD space effect in Y-direction

Information

  • Patent Grant
  • 7808051
  • Patent Number
    7,808,051
  • Date Filed
    Monday, December 29, 2008
    15 years ago
  • Date Issued
    Tuesday, October 5, 2010
    13 years ago
Abstract
An integrated circuit structure includes a semiconductor substrate; a first active region in the semiconductor substrate; and a second active region in the semiconductor substrate and of an opposite conductivity type than the first active region. A gate electrode strip is over the first and the second active regions and forms a first MOS device and a second MOS device with the first active region and the second active region, respectively. A first spacer bar is in the semiconductor substrate and connected to the first active region. At least a portion of the first spacer bar is adjacent to and spaced apart from a portion of the first active region. A second spacer bar is in the semiconductor substrate and connected to the second active region. At least a portion of the second spacer bar is adjacent to and spaced apart from a portion of the second active region.
Description
CROSS-REFERENCE TO RELATED APPLICATIONS

This patent application is related to the following co-pending U.S. Patent Applications: U.S. patent application Ser. No. 11/849,798, filed Sep. 4, 2007, and entitled “Strained Transistor with Optimized Drive Current and Method of Forming,” and U.S. patent application Ser. No. 12/048,135, filed Mar. 13, 2008, and entitled “Strain Bars in Stressed Layers of MOS Devices,” which patent applications are incorporated herein by reference.


TECHNICAL FIELD

This invention relates generally to semiconductor devices, and more particularly to metal-oxide-semiconductor (MOS) devices, and even more particularly to improving stresses in MOS devices.


BACKGROUND

Reductions in the size and inherent features of semiconductor devices, for example, metal-oxide semiconductor (MOS) devices, have enabled continued improvements in speed, performance, density, and cost per unit function of integrated circuits over the past few decades. In accordance with a design of the MOS device and one of the inherent characteristics thereof, modulating the length of a channel region underlying a gate between a source and a drain of a MOS device alters a resistance associated with the channel region, thereby affecting the performance of the MOS device. More specifically, shortening the length of the channel region reduces a source-to-drain resistance of the MOS device, which, assuming other parameters are maintained relatively constant, may allow for an increase in current flow between the source and drain when a sufficient voltage is applied to the gate of the MOS device.


To further enhance the performance of MOS devices, stresses may be introduced in the channel region of a MOS device to improve its carrier mobility, which in turn causes the improvement in saturation current, and hence the speed. Generally, it is desirable to induce a tensile stress in the channel region of an n-type MOS (NMOS) device in a source-to-drain direction (channel-length direction) and to induce a compressive stress in the channel region of a p-type MOS (PMOS) device in the channel-length direction. On the other hand, PMOS and NMOS devices both benefit from tensile stresses in the channel-width direction.


Stresses may be applied to MOS devices in various ways, for example, through stressed etch stop layers and/or stressed shallow trench isolation (STI) regions. FIG. 1 illustrates a layout of a portion of a standard cell, which includes PMOS device 2 and NMOS device 4. PMOS device 2 includes active region 6 and gate electrode 10 over active region 6. NMOS device 4 includes active region 8 and gate electrode 10 over active region 8. The channel regions of PMOS device 2 and NMOS device 4 include portions of active regions 6 and 8 underlying gate electrode 10, respectively.


Assuming there is another active region 12 spaced apart from active region 6 by STI region 14, wherein the spacing between active region 12 and active region 6 is S1, STI region 14 typically applies a compressive stress to active region 6, and hence adversely affects the drive current of PMOS device 2. Further, the magnitude of the stress applied by STI region 14 is affected by the value of spacing S1, and the greater S1 is, the greater the stress will be. On a semiconductor chip formed using standard cell design, there are typically many standard cells placed relatively randomly, and hence the spacing S1 for one standard cell may be significantly different from the spacing S1 for another standard cell. This causes significant variation of the drive currents of the MOS devices. Further, some of the spacings S1 for some of the MOS devices may be so great that the drive currents of the respective MOS devices are affected to a degree not acceptable to certain design. New standard cells are thus needed to solve the above-discussed problems.


SUMMARY OF THE INVENTION

In accordance with one aspect of the present invention, an integrated circuit structure includes a semiconductor substrate; a first active region in the semiconductor substrate; and a second active region in the semiconductor substrate and of an opposite conductivity type than the first active region. A gate electrode strip is over the first and the second active regions and forms a first MOS device and a second MOS device with the first active region and the second active region, respectively. A first spacer bar is in the semiconductor substrate and connected to the first active region. At least a portion of the first spacer bar is adjacent to and spaced apart from a portion of the first active region. A second spacer bar is in the semiconductor substrate and connected to the second active region. At least a portion of the second spacer bar is adjacent to and spaced apart from a portion of the second active region.


In accordance with another aspect of the present invention, an integrated circuit structure includes a semiconductor substrate; a first active region in the semiconductor substrate; and a second active region in the semiconductor substrate and of an opposite conductivity type than the first active region. A gate electrode strip is over the first and the second active regions and forms a first MOS device and a second MOS device with the first active region and the second active region, respectively. A first spacer bar is in the semiconductor substrate and of a same conductivity type as the first active region. The first spacer bar is an active region adjacent to and disconnected from the first active region. A second spacer bar is in the semiconductor substrate and of a same conductivity type as the second active region. The second spacer bar is an additional active region adjacent to and disconnected from the second active region.


In accordance with yet another aspect of the present invention, an integrated circuit structure includes a standard cell including a first boundary, a second boundary, a third boundary, and a fourth boundary. The first boundary and the second boundary are on opposite ends of the standard cell, and the third boundary and the fourth boundary are on opposite ends of the standard cell. The standard cell includes a semiconductor substrate; an active region in the semiconductor substrate; a gate electrode strip over the active region; and a spacer bar being an additional active region in the semiconductor substrate. The spacer bar adjoins an entirety of the third boundary, a portion of the first boundary, and a portion of the second boundary. The spacer bar and the active region are of a first conductivity type. An insulation region is formed in the semiconductor substrate. The insulation region is between and adjoining at least a portion of the active region and at least a portion of the spacer bar.


The advantageous features of the present invention include regulated spacing (in Y-direction) between the active region of one MOS device and neighboring active regions, and the performance of MOS devices is more predictable.





BRIEF DESCRIPTION OF THE DRAWINGS

For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:



FIG. 1 illustrates a conventional standard cell, wherein spacings between active regions in the MOS devices in the standard cell and neighboring active regions depend on where the standard cell is located;



FIGS. 2A, 2B, and 2C are a top view and cross-sectional views of intermediate stages in the manufacturing of an embodiment of the present invention;



FIG. 3 illustrates an embodiment with spacer bars disconnected from the active regions;



FIGS. 4 and 5 are embodiments in which standard cells include a plurality of inverters connected in parallel;



FIG. 6 illustrates a layout of a tap cell;



FIG. 7 illustrates a layout of a filler cell;



FIG. 8 illustrates a layout of a circuit including standard cells, a tap cell, and filler cells, wherein the cells are arranged into a plurality of rows; and



FIG. 9 illustrates a simulation result.





DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS

The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.


Novel integrated circuits including spacer bars for regulating stresses applied on metal-oxide-semiconductor (MOS) devices are presented. The preferred embodiments and the variations of the preferred embodiments are discussed. Throughout the various views and illustrative embodiments of the present invention, like reference numbers are used to designate like elements.



FIG. 2A illustrates an embodiment of the present invention. A portion of standard cell 20, which has certain logic function, is provided. The illustrated standard cell 20 includes PMOS device 30 and NMOS device 40 forming, for example, an inverter, although standard cell 20 may include more MOS devices (not shown, refer to FIGS. 4 and 5). The upper boundary and the lower boundary of standard cell 20 are marked using arrows 21, and the left and right boundaries are marked using arrows 21′. PMOS device 30 includes active region 32 and a portion of gate electrode strip 22 overlying active region 32. NMOS device 40 includes active region 42 and a portion of gate electrode strip 22 overlying active region 42. As is known in the art, portions of active region 32 on opposite sides of gate electrode strip 22 form source and drain regions of PMOS device 30, and portions of active region 42 on opposite sides of gate electrode strip 22 form source and drain regions of NMOS device 40.


Active region 32 is heavily doped to p-type, and active region 42 is heavily doped to n-type. Contact plugs 102 are formed over and electrically connecting the source and drain regions of the respective MOS devices 30 and 40 to the overlying metal lines in metallization layers (not shown).


Spacer bars 34 and 44 are formed at the boundaries of standard cell 20. FIGS. 2B and 2C illustrate cross-sectional views of the structure shown in FIG. 2A, wherein the cross-sectional views are taken in planes crossing line 2B-2B and line 2C-2C in FIG. 2A, respectively. FIGS. 2B and 2C illustrate that spacer bars 34 and 44 are portions of substrate 100, and are defined by shallow trench isolation (STI) regions 24 and other STI regions. Spacer bars 34 and 44 are also referred to as active regions or dummy active regions. Further, spacer bars 34 and 44 may be formed simultaneously with, and include substantially same materials as, active regions 32 and 42, respectively, although they can also be formed at different times and include different materials. In a subsequent salicide process, silicide regions 104 may also be formed on spacer bars 34 and 44, wherein silicide regions 104 extend continuously from over active region 32 to over active regions 36 and 34 (refer to FIG. 2B), and from over active region 42 to over active regions 46 and 44.


Referring back to FIG. 2A, in an embodiment, each of spacer bars 34 and 44 has a portion (for example, about one half) inside standard cell 20 and another portion outside standard cell 20. The portions of spacer bars 34 and 44 outside standard cell 20 may actually be in other standard cells abutting standard cell 20. Accordingly, if standard cell 20 is considered to be a unit separated from others, spacer bars 34 and 44 adjoin boundaries 21, so that when other standard cells are placed abutting standard cell 20 from the Y-direction (the channel-width direction of PMOS device 30 and NMOS device 40), their spacer bars 34 and 44 will join spacer bars 34 and 44 of standard cell 20, respectively. Preferably, spacer bars 34 and 44 adjoin the left boundary 21′ and right boundary 21′ of standard cell 20, so that when other standard cells are placed abutting standard cell 20 from the X-direction (the channel-length direction of PMOS device 30 and NMOS device 40), their spacer bars 34 and 44 join the spacer bars 34 and 44 of standard cell 20, respectively. It is realized, however, that standard cell 20 may include more MOS devices, and spacer bars 34 and 44 will extend further, accordingly. In alternative embodiments, spacer bars 34 and 44 are spaced apart from the respective boundaries 21 by STI regions. Accordingly, standard cell 20 will not share a common spacer bar with abutting standard cells in Y-directions.


Spacer bar 34 may adjoin active region 36. Accordingly, spacer bar 34, active region 32, and active region 36 may form a continuous active region (refer to FIG. 2B). In an embodiment, one or both of spacer bar 34 and active region 36 is doped to be of p-type, wherein the dopant may be introduced at the same time the source and drain regions of PMOS device 30 are formed. In an alternative embodiment, one or both of spacer bar 34 and active region 36 is not doped when the source and drain regions of PMOS device 30 are formed. Accordingly, spacer bar 34 and active region 36 may be of n-type and have substantially a same impurity concentration as the respective n-well 33 (refer to FIGS. 2B and 2C), in which PMOS device 30 is located. Active region 36 preferably has a small width W1 (FIG. 2A), which is preferably less than about 20 percent of width W2 of standard cell 20. In addition, width WI may be less than about 30 percent of width W3 of active region 32.


Please note that spacer bar 34 is different from the conventional pickup regions that may be formed close to PMOS device 30. Since the conventional pickup regions need to have the same conductivity type as the n-well in which PMOS device 30 is formed, the conventional pickup regions have to be doped heavily with n-type impurities. Preferably, no pickup region is formed inside standard cell 20, although one may be formed.


Similarly, spacer bar 44 may adjoin active region 46. Accordingly, spacer bar 44, active region 42 and active region 46 form a continuous active region (also refer to FIG. 2B). In an embodiment, one or both of spacer bar 44 and active region 46 is doped to be of n-type, wherein the dopant may be introduced at the same time the source and drain regions of NMOS device 40 are formed. In alternative embodiments, one or both of spacer bar 44 and active region 46 is not doped when the source and drain regions of PMOS device 40 are formed. Accordingly, spacer bar 44 and active region 46 may be of p-type and have a same impurity concentration as the respective p-well (if any, not shown) or p-type substrate 100 (refer to FIGS. 2B and 2C), in which NMOS device 40 is located.


Spacer bar 34 and active region 32 have a pre-determined spacing S2, which is fixed. This advantageously regulates the stress applied by STI region 24 to active region 32, regardless whether the stress is tensile or compressive. As a comparison, if spacer bar 34 is not formed, STI region 24 may extend in the Y-direction for spacing S2′ until it reaches another active region (or dummy active region) 26. In that case, the magnitude of the stress depends on where standard cell 20 is placed in the respective chip. Since spacing S2′ may vary significantly depending on where standard cell 20 is located, the magnitudes of the stresses applied by STI regions 24 vary significantly, and hence the performance of the respective MOS devices is not predictable. However, with the formation of spacer bars 34 and 44, the stresses, and hence the performance of PMOS device 30 and NMOS device 40 are regulated and are predictable.


Spacer bars 34 and/or 44 may be disconnected from the respective active regions 32 and 42, as is shown in FIG. 3. The embodiment as illustrated in FIG. 3 is essentially the same as the embodiment shown in FIGS. 2A, 2B, and 2C, except active regions 36 and 46 are replaced by STI regions 24. Spacer bar 34 (which may be of p-type) may thus be electrically floating in the underlying n-well region 33 (refer to FIGS. 2B and 2C), although it may be electrically connected to other features or voltage sources, such as ground. Similarly, spacer bar 44 (which may be of n-type) may be electrically floating in the underlying p-well (if any, not shown) or p-type substrate 100 (refer to FIGS. 2B and 2C), although it may be electrically connected to other features or voltage sources, such as ground.



FIG. 4 illustrates standard cell 20 formed of four inverters connected in parallel. Similar to the embodiment shown in FIGS. 2A and 2B, spacer bars 34 and 44 are formed to limit the spacing between active regions 32 and 42 and their respective neighboring active regions. Spacer bars 34 and 44 are connected to active regions 32 and 42 through active regions 36 and 46, respectively. FIG. 5 illustrates a similar structure as shown in FIG. 4, except spacer bars 34 and 44 are disconnected from respective active regions 32 and 42.



FIG. 6 illustrates tap cell 60, which may act as a pickup cell for n-well regions and p-well regions (or p-type substrate). An additional standard cell 20 is also illustrated to show how tap cell 60 may adjoin standard cell 20. Tap cell 60 includes heavily doped n-type region 62 and heavily doped p-type region 64. N-type region 62 acts as the pickup region for the n-well region 33 as shown in FIGS. 2B and 2C, in which PMOS device 30 is located, and p-type region 64 acts as the pickup region for the p-well (not shown) or p-type substrate 100 (refer to FIGS. 2B and 2C) in which NMOS device 40 is located. N-type region 62 may abut spacer bar 34, which may be of p-type. In other embodiments, p-type region 63 is formed to adjoin spacer bar 34 and n-type region 62. In yet other embodiments, the region marked as 63 is an STI region separating n-type region 62 from spacer bar 34. Similarly, p-type region 64 may abut spacer bar 44, which may be of n-type. In other embodiments, n-type region 65 is formed to adjoin spacer bar 44 and p-type region 64. In yet other embodiments, the region marked as 65 is an STI region separating n-type region 64 from spacer bar 44.



FIG. 7 illustrates filler cell 70, which is used to fill un-used chip areas. An additional standard cell 20 is also illustrated to shown how filler cell 70 may adjoin standard cell 20. Filler cell 70 includes dummy gate electrode strip (commonly referred to as gate poly) 72 and dummy active regions 74 and 76. Preferably, for process convenience, dummy active region 74 is of p-type, while dummy active region 76 is of n-type, although they can also be doped to same conductivity types. Spacer bars 34 and 44 may be built into filler cell 70, so that when filler cell 70 is placed next to standard cell 20, spacer bars 34 and 44 are automatically connected to form extended strips extending from filler cell 70 into standard cell 20.



FIG. 8 illustrates how standard cells 20, tap cell 60, and filler cells 70 are integrated. FIG. 8 includes three rows of cells, with the first row and the second row sharing a common spacer bar 44. Similarly, spacer bar 34 is also shared by the second row and the third row. It is noted that spacer bars 34 in standard cells 20, tap cell 60, and filler cells 70 form a long spacer bar extending throughout the row, and spacer bars 44 in standard cells 20, tap cell 60, and filler cells 70 also form a long spacer bar extending throughout the row. Accordingly, the spacing between any of the PMOS devices and the neighboring active regions in the Y-direction is limited by the built-in spacer bars 34 and 44, and hence the spacing fluctuates in a controlled range regardless what structures are in neighboring rows.


Although in the embodiments discussed in the preceding paragraphs, spacer bars are described as being formed in standard cells, they can also be formed in other structures other than standard cells. In addition, spacer bars 34 and 44 can be formed substantially in parallel to each other and/or substantially vertical to the gate electrode strips 22 in standard cells.


The embodiments of the present invention have several advantageous features. By limiting the spacing between neighboring active regions in Y-directions, the performance variation of MOS devices is limited in a predictable range. FIG. 9 illustrates simulation results performed on a benchmark circuit comprising five different circuits. The X-axis indicates the Y-direction spacing (OD space) between neighboring active regions, and the Y-axis indicates the speed of the benchmark circuit. It is noted that when the spacing is allowed to fluctuate between about 0.3 μm and about 0.6 μm, the speed of the benchmark circuit varies between about 1.568 GHz to about 1.58 GHz. By using the embodiments of the present invention, however, the speed of the benchmark circuit is fixed at around 1.58 GHz. The embodiments of the present invention do not require additional mask and process steps, and hence the advantageous features of the present invention may be obtained with no additional manufacturing cost.


Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.

Claims
  • 1. An integrated circuit structure comprising: a semiconductor substrate;a first active region in the semiconductor substrate;a second active region in the semiconductor substrate and of an opposite conductivity type than the first active region;a gate electrode strip over the first and the second active regions and forming a first MOS device and a second MOS device with the first active region and the second active region, respectively;a first spacer bar in the semiconductor substrate and connected to the first active region, wherein at least a portion of the first spacer bar is adjacent to and spaced apart from a portion of the first active region; anda second spacer bar in the semiconductor substrate and connected to the second active region, wherein at least a portion of the second spacer bar is adjacent to and spaced apart from a portion of the second active region.
  • 2. The integrated circuit structure of claim 1, wherein the first spacer bar, the second spacer bar, the first MOS device, and the second MOS device are within boundaries of a standard cell.
  • 3. The integrated circuit structure of claim 2, wherein each of the first spacer bar and the second spacer bar adjoins three boundaries of the standard cell.
  • 4. The integrated circuit structure of claim 1, wherein the first spacer bar and the first active region are both of a first conductivity type.
  • 5. The integrated circuit structure of claim 4, wherein the second spacer bar and the second active region are both of a second conductivity type opposite the first conductivity type.
  • 6. The integrated circuit structure of claim 5 further comprising: a third active region in the semiconductor substrate and of a same conductivity type as the first spacer bar and the first active region; anda fourth active region in the semiconductor substrate and of a same conductivity type as the second spacer bar and the second active region, wherein the third active region is between and adjoining the first spacer bar and the first active region, and the fourth active region is between and adjoining the second spacer bar and the second active region.
  • 7. The integrated circuit structure of claim 1, wherein the first active region and the first spacer bar are fully separated from each other by a first shallow trench isolation (STI) region, and wherein the second active region and the second spacer bar are fully separated from each other by a second STI region.
  • 8. The integrated circuit structure of claim 1 further comprising a tap cell comprising a pickup region for a well region, wherein the first active region is in the well region, and wherein the tap cell further comprises a third spacer bar adjoining, and of a same conductivity type as, the first spacer bar.
  • 9. The integrated circuit structure of claim 1 further comprising a filler cell comprising a dummy gate electrode strip and a dummy active region, wherein the filler cell further comprises a third spacer bar adjoining, and of a same conductivity type as, the first spacer bar.
  • 10. An integrated circuit structure comprising: a semiconductor substrate;a first active region in the semiconductor substrate;a second active region in the semiconductor substrate and of an opposite conductivity type than the first active region;a gate electrode strip over the first and the second active regions and forming a first MOS device and a second MOS device with the first active region and the second active region, respectively;a first spacer bar in the semiconductor substrate and of a same conductivity type as the first active region, wherein the first spacer bar is an active region adjacent to and disconnected from the first active region; anda second spacer bar in the semiconductor substrate and of a same conductivity type as the second active region, wherein the second spacer bar is an additional active region adjacent to and disconnected from the second active region.
  • 11. The integrated circuit structure of claim 10, wherein the first spacer bar, the second spacer bar, the first MOS device, and the second MOS device are within boundaries of a standard cell.
  • 12. The integrated circuit structure of claim 11, wherein each of the first spacer bar and the second spacer bar adjoins three boundaries of the standard cell.
  • 13. The integrated circuit structure of claim 10 further comprising a first shallow trench isolation (STI) region between and adjoining the first active region and the first spacer bar, and a second STI region between and adjoining the second active region and the second spacer bar.
  • 14. The integrated circuit structure of claim 10 further comprising a tap cell comprising a pickup region for a well region, wherein the first active region is in the well region, and wherein the tap cell further comprises a third spacer bar adjoining, and of a same conductivity type as, the first spacer bar.
  • 15. The integrated circuit structure of claim 10 further comprising a filler cell comprising a dummy gate electrode strip and a dummy active region, wherein the filler cell further comprises a third spacer bar adjoining, and of a same conductivity type as, the first spacer bar.
  • 16. An integrated circuit structure comprising: a standard cell comprising a first boundary, a second boundary, a third boundary, and a fourth boundary, wherein the first boundary and the second boundary are on opposite ends of the standard cell, and the third boundary and the fourth boundary are on opposite ends of the standard cell, and wherein the standard cell comprises: a semiconductor substrate;a first active region in the semiconductor substrate;a gate electrode strip over the first active region;a first spacer bar being an additional active region in the semiconductor substrate, wherein the first spacer bar adjoins an entirety of the third boundary, a portion of the first boundary, and a portion of the second boundary, and wherein the first spacer bar and the first active region are of a first conductivity type; anda first insulation region in the semiconductor substrate, wherein the first insulation region is between and adjoining at least a portion of the first active region and at least a portion of the first spacer bar.
  • 17. The integrated circuit structure of claim 16 further comprising: a second spacer bar in the semiconductor substrate, wherein the second spacer bar adjoins an entirety of the fourth boundary, a portion of the first boundary, and a portion of the second boundary, and wherein the second spacer bar and a second active region are of a second conductivity type opposite the first conductivity type; anda second insulation region in the semiconductor substrate, wherein the second insulation region is between and adjoining at least a portion of the second active region and at least a portion of the second spacer bar.
  • 18. The integrated circuit structure of claim 16 further comprising a silicide region over and adjoining the first spacer bar.
  • 19. The integrated circuit structure of claim 16 further comprising a tap cell comprising a second spacer bar adjoining, and forming a straight spacer bar with, the first spacer bar.
  • 20. The integrated circuit structure of claim 16 further comprising a filler cell comprising: a dummy gate electrode strip;a dummy active region; anda second spacer bar adjoining, and forming a straight spacer bar with, the first spacer bar.
  • 21. The integrated circuit structure of claim 16 further comprising: a second active region in the semiconductor substrate and of a same conductivity type as the first spacer bar and the first active region, wherein the second active region is between and adjoining a portion of the first spacer bar and a portion of the first active region.
Parent Case Info

This application claims priority to U.S. Provisional Patent Application Ser. No. 61/101,002, filed Sep. 29, 2008, and entitled, “Standard Cell without OD Space Effect in Y-Direction,” which application is hereby incorporated herein by reference.

US Referenced Citations (192)
Number Name Date Kind
4069094 Shaw et al. Jan 1978 A
4314269 Fujiki Feb 1982 A
4497683 Celler et al. Feb 1985 A
4631803 Hunter et al. Dec 1986 A
4892614 Chapman et al. Jan 1990 A
4946799 Blake et al. Aug 1990 A
4952993 Okumura Aug 1990 A
5130773 Tsukada Jul 1992 A
5155571 Wang et al. Oct 1992 A
5273915 Hwang et al. Dec 1993 A
5338960 Beasom Aug 1994 A
5378919 Ochiai Jan 1995 A
5447884 Fahey et al. Sep 1995 A
5461250 Burghartz et al. Oct 1995 A
5479033 Baca et al. Dec 1995 A
5525828 Bassous et al. Jun 1996 A
5534713 Ismail et al. Jul 1996 A
5596529 Noda et al. Jan 1997 A
5629544 Voldman et al. May 1997 A
5656524 Eklund et al. Aug 1997 A
5708288 Quigley et al. Jan 1998 A
5714777 Ismail et al. Feb 1998 A
5763315 Benedict et al. Jun 1998 A
5783850 Liau et al. Jul 1998 A
5789807 Correale, Jr. Aug 1998 A
5811857 Assaderaghi et al. Sep 1998 A
5936276 Maurelli et al. Aug 1999 A
5955766 Ibi et al. Sep 1999 A
5965917 Maszara et al. Oct 1999 A
5972722 Visokay et al. Oct 1999 A
6008095 Gardner et al. Dec 1999 A
6015993 Voldman et al. Jan 2000 A
6027988 Cheung et al. Feb 2000 A
6046487 Benedict et al. Apr 2000 A
6059895 Chu et al. May 2000 A
6096591 Gardner et al. Aug 2000 A
6100153 Nowak et al. Aug 2000 A
6100204 Gardner et al. Aug 2000 A
6103599 Henley et al. Aug 2000 A
6107125 Jaso et al. Aug 2000 A
6111267 Fischer et al. Aug 2000 A
6190996 Mouli et al. Feb 2001 B1
6222234 Imai Apr 2001 B1
6232163 Voldman et al. May 2001 B1
6256239 Akita et al. Jul 2001 B1
6258664 Reinberg Jul 2001 B1
6281059 Cheng et al. Aug 2001 B1
6291321 Fitzgerald Sep 2001 B1
6294834 Yeh et al. Sep 2001 B1
6303479 Snyder Oct 2001 B1
6339232 Takagi Jan 2002 B1
6358791 Hsu et al. Mar 2002 B1
6387739 Smith, III May 2002 B1
6396137 Klughart May 2002 B1
6396506 Hoshino et al. May 2002 B1
6407406 Tezuka Jun 2002 B1
6413802 Hu et al. Jul 2002 B1
6414355 An et al. Jul 2002 B1
6420218 Yu Jul 2002 B1
6420264 Talwar et al. Jul 2002 B1
6429061 Rim Aug 2002 B1
6433382 Orlowski et al. Aug 2002 B1
6448114 An et al. Sep 2002 B1
6448613 Yu Sep 2002 B1
6475838 Bryant et al. Nov 2002 B1
6475869 Yu Nov 2002 B1
6489215 Mouli et al. Dec 2002 B2
6489664 Re et al. Dec 2002 B2
6489684 Chen et al. Dec 2002 B1
6495900 Mouli et al. Dec 2002 B1
6498359 Schmidt et al. Dec 2002 B2
6518610 Yang et al. Feb 2003 B2
6521952 Ker et al. Feb 2003 B1
6524905 Yamamichi et al. Feb 2003 B2
6525403 Inaba et al. Feb 2003 B2
6541343 Murthy et al. Apr 2003 B1
6555839 Fitzgerald Apr 2003 B2
6558998 Belleville et al. May 2003 B2
6573172 En et al. Jun 2003 B1
6576526 Kai et al. Jun 2003 B2
6586311 Wu Jul 2003 B2
6600170 Xiang Jul 2003 B1
6617643 Goodwin-Johansson Sep 2003 B1
6621131 Murthy et al. Sep 2003 B2
6633070 Miura et al. Oct 2003 B2
6646322 Fitzgerald Nov 2003 B2
6653700 Chau et al. Nov 2003 B2
6657259 Fried et al. Dec 2003 B2
6657276 Karlsson et al. Dec 2003 B1
6674100 Kubo et al. Jan 2004 B2
6686247 Bohr Feb 2004 B1
6690082 Lakshmikumar Feb 2004 B2
6720619 Chen et al. Apr 2004 B1
6724019 Oda et al. Apr 2004 B2
6734527 Xiang May 2004 B1
6737710 Cheng et al. May 2004 B2
6740535 Singh et al. May 2004 B2
6759717 Sagarwala et al. Jul 2004 B2
6762448 Lin et al. Jul 2004 B1
6784101 Yu et al. Aug 2004 B1
6794764 Kamal et al. Sep 2004 B1
6797556 Murthy et al. Sep 2004 B2
6798021 Ipposhi et al. Sep 2004 B2
6803641 Papa Rao et al. Oct 2004 B2
6812103 Wang et al. Nov 2004 B2
6815288 Kim Nov 2004 B2
6821840 Wieczorek et al. Nov 2004 B2
6830962 Guarini et al. Dec 2004 B1
6861318 Murthy et al. Mar 2005 B2
6867101 Yu Mar 2005 B1
6867433 Yeo et al. Mar 2005 B2
6872610 Mansoori et al. Mar 2005 B1
6882025 Yeo et al. Apr 2005 B2
6885084 Murthy et al. Apr 2005 B2
6891192 Chen et al. May 2005 B2
6900502 Ge et al. May 2005 B2
6924181 Huang et al. Aug 2005 B2
6936506 Buller et al. Aug 2005 B1
6936881 Yeo et al. Aug 2005 B2
6939814 Chan et al. Sep 2005 B2
6940705 Yeo et al. Sep 2005 B2
6969618 Mouli Nov 2005 B2
6982433 Hoffman et al. Jan 2006 B2
6998311 Forbes et al. Feb 2006 B2
7029994 Ge et al. Apr 2006 B2
7052964 Yeo et al. May 2006 B2
7071052 Yeo et al. Jul 2006 B2
7081395 Chi et al. Jul 2006 B2
7101742 Ko et al. Sep 2006 B2
7112495 Ko et al. Sep 2006 B2
7164163 Chen et al. Jan 2007 B2
7193269 Toda et al. Mar 2007 B2
7220630 Cheng et al. May 2007 B2
7268024 Yeo et al. Sep 2007 B2
7303955 Kim Dec 2007 B2
7354843 Yeo et al. Apr 2008 B2
7442967 Ko et al. Oct 2008 B2
20010028089 Adan Oct 2001 A1
20020008289 Murota et al. Jan 2002 A1
20020031890 Watanabe et al. Mar 2002 A1
20020045318 Chen et al. Apr 2002 A1
20020074598 Doyle et al. Jun 2002 A1
20020076899 Skotnicki et al. Jun 2002 A1
20020125471 Fitzgerald et al. Sep 2002 A1
20020140031 Rim Oct 2002 A1
20020153549 Laibowitz et al. Oct 2002 A1
20020163036 Miura et al. Nov 2002 A1
20020190284 Murthy et al. Dec 2002 A1
20030001219 Chau et al. Jan 2003 A1
20030030091 Bulsara et al. Feb 2003 A1
20030080361 Murthy et al. May 2003 A1
20030080386 Ker et al. May 2003 A1
20030080388 Disney et al. May 2003 A1
20030098479 Murthy et al. May 2003 A1
20030136985 Murthy et al. Jul 2003 A1
20030162348 Yeo et al. Aug 2003 A1
20030183880 Goto et al. Oct 2003 A1
20030227013 Currie et al. Dec 2003 A1
20040016972 Singh et al. Jan 2004 A1
20040018668 Maszara Jan 2004 A1
20040026765 Currie et al. Feb 2004 A1
20040029323 Shimizu et al. Feb 2004 A1
20040063300 Chi Apr 2004 A1
20040070035 Murthy et al. Apr 2004 A1
20040087098 Ng et al. May 2004 A1
20040104405 Huang et al. Jun 2004 A1
20040108598 Cabral, Jr. et al. Jun 2004 A1
20040129982 Oda et al. Jul 2004 A1
20040140506 Singh et al. Jul 2004 A1
20040173815 Yeo et al. Sep 2004 A1
20040179391 Bhattacharyya Sep 2004 A1
20040217448 Kumagai et al. Nov 2004 A1
20040262683 Bohr et al. Dec 2004 A1
20040266116 Mears et al. Dec 2004 A1
20050012087 Sheu et al. Jan 2005 A1
20050029601 Chen et al. Feb 2005 A1
20050035369 Lin et al. Feb 2005 A1
20050035410 Yeo et al. Feb 2005 A1
20050082522 Huang et al. Apr 2005 A1
20050093078 Chan et al. May 2005 A1
20050136584 Boyanov et al. Jun 2005 A1
20050186722 Cheng et al. Aug 2005 A1
20050224986 Tseng et al. Oct 2005 A1
20050224988 Tuominen Oct 2005 A1
20050236694 Wu et al. Oct 2005 A1
20050266632 Chen et al. Dec 2005 A1
20060001073 Chen et al. Jan 2006 A1
20060121727 Metz et al. Jun 2006 A1
20070040225 Yang Feb 2007 A1
20070267680 Uchino et al. Nov 2007 A1
20080169484 Chuang et al. Jul 2008 A1
20090230439 Wang et al. Sep 2009 A1
Foreign Referenced Citations (3)
Number Date Country
0 683 522 Nov 1995 EP
0 828 296 Mar 1998 EP
WO-03017336 Feb 2003 WO
Related Publications (1)
Number Date Country
20100078725 A1 Apr 2010 US
Provisional Applications (1)
Number Date Country
61101002 Sep 2008 US