Claims
- 1. A static semiconductor memory device, operatively connected to receive an input address signal, including word lines and bit lines intersecting the word lines, comprising:
- a memory cell array including a large number of static memory cells, operatively connected at the intersections of the word lines and bit lines and arranged in a matrix fashion, for storing and reading out data;
- a word decoder, operatively connected to said memory cell array, for selecting one of the word lines by decoding the input address signal;
- a column decoder, operatively connected to said memory cell array, for selecting one of the bit lines by decoding the input address signal;
- a data buffer, operatively connected to said memory cell array, for storing the data read out from said memory cell array;
- an address delay buffer, operatively connected to receive the input address signal, for delaying said input address signal by a predetermined delay time, said predetermined delay time corresponding to the operation time of said word decoder, said column decoder and said memory cell array; and
- a comparator circuit, operatively connected between said address delay buffer and said data buffer, for receiving and comparing said input address signal with said delayed address signal from said address delay buffer, and for generating an inequality signal when said input address signal has a logic level different from the logic level of said delayed address signal;
- said data buffer including means for inhibiting said data buffer from receiving the data read out from said memory cell array when said inequality signal from said comparator circuit is applied thereto, said data buffer continuing to output data corresponding to the data output immediately before said inequality signal is generated when said means for inhibiting said data buffer inhibits said data buffer from receiving data from said memory cell array, said data buffer outputting data corresponding to data output concurrently from said memory cell array when said means for inhibiting said data buffer does not inhibit said data buffer from receiving the data output from said memory cell array.
- 2. A static semiconductor memory device as defined in claim 1, wherein said memory device is formed on one semiconductor substrate.
- 3. A static semiconductor memory device as defined in claim 1, wherein said memory device is formed on more than one semiconductor substrate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
57-161694 |
Sep 1982 |
JPX |
|
Parent Case Info
This is a continuation of co-pending application(s) Ser. No. 07/342,654 filed on Apr. 24, 1989, now abandoned which is a continuation of Ser. No. 07/231,612, filed 8/11/88, abandoned; which is a continuation of Ser. No. 07/040,753, filed 4/15/87, abandoned; which is continuation of Ser. No. 06/896,325, filed 8/18/86, abandoned; and which is a continuation of Ser. No. 06/530,473, filed 9/8/83, also abandoned.
US Referenced Citations (4)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0008988 |
Jan 1982 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Mackie et al., "Echo Check Circuit", IBM Technical Disclosure Bulletin, vol. 11, No. 2, July, 1968, pp. 197-198. |
Burke, "Diagnostic Mode", IBM Technical Disclosure Bulletin, vol. 13, No. 3, Aug., 1970, pp. 655-656. |
Continuations (5)
|
Number |
Date |
Country |
Parent |
342654 |
Apr 1989 |
|
Parent |
231612 |
Aug 1988 |
|
Parent |
40753 |
Apr 1987 |
|
Parent |
896325 |
Aug 1986 |
|
Parent |
530473 |
Sep 1983 |
|