Claims
- 1. A storage system comprising:a plurality of host adaptors connected to at least one host device, which form interfaces for the host device; a plurality of storage devices for storing therein data received from the host device; a plurality of disk adaptors each connected to one of said storage devices, which form interfaces for said storage devices; a cache for temporarily storing therein data transferred between said plurality of host adaptors and said plurality of disk adaptors; two buses connected to said plurality of host adaptors, said plurality of disk adaptors, and said cache, and which operate as a pair of buses for transferring data among said plurality of host adaptors, said plurality of disk adaptors, and said cache, wherein each bus in said two buses is adapted to transfer different data; and a memory for storing management information including degraded operation information in a management area of said memory, wherein said degraded operation information indicates which of said two buses is available for use due to a failure in the other of said two buses, wherein said degraded operation information stored in said memory can be referred to by an external processor, wherein said two buses include: a first bus coupled to said memory for transferring management information, and a second bus coupled to said cache for transferring user data, and wherein when said first bus is in a degraded state as indicated by said degraded operation information, then said second bus is used for transferring management information.
- 2. A storage system comprising:a plurality of host adaptors, connected to at least one host device, which form interfaces for the host device; a plurality of storage devices for storing therein data received from the host device; a plurality of disk adaptors connected to said storage devices, which form interfaces for said storage devices; a plurality of caches for temporarily storing therein data transferred between said plurality of host adaptors and said plurality of disk adaptors; two buses connected to said plurality of host adaptors, said plurality of disk adaptors, and said plurality of caches and operate as a pair of buses for transferring data among said plurality of host adaptors, said plurality of disk adaptors, and said plurality of caches, wherein each bus in said two buses is adapted to transfer different data; and a memory for storing management information including degraded operation information in a management area of said memory, wherein said degraded operation information indicates which of said two buses is available for use due to a failure in the other of said two buses, wherein said degraded operation information stored in said memory can be referred to by an external processor, wherein said two buses include: a first bus coupled to said memory for transferring management information, and a second bus coupled to said cache for transferring user data, and wherein when said first bus is in a degraded state as indicated by said degraded operation information, then said second bus is used for transferring management information.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-162021 |
Jun 1993 |
JP |
|
Parent Case Info
This is a continuation of application Ser. No. 09/440,285, filed Nov. 15, 1999, which is a continuation of application Ser. No. 09/013,039, filed Jan. 26, 1998, now U.S. Pat. No. 6,012,119; which is a continuation of Ser. No. 08/819,625, filed Mar. 17, 1997, now U.S. Pat. No. 5,819,054; which is a continuation of Ser. No. 08/267,013, filed Jun. 21, 1994, now abandoned.
US Referenced Citations (34)
Foreign Referenced Citations (16)
Number |
Date |
Country |
5206939 |
Dec 1990 |
EP |
0445479 |
Sep 1991 |
EP |
6143742 |
Sep 1986 |
JP |
2234254 |
Sep 1990 |
JP |
331919 |
Feb 1991 |
JP |
3192425 |
Aug 1991 |
JP |
3245246 |
Oct 1991 |
JP |
460846 |
Feb 1992 |
JP |
496818 |
Mar 1992 |
JP |
4155466 |
May 1992 |
JP |
4157549 |
May 1992 |
JP |
4223518 |
Aug 1992 |
JP |
4264910 |
Sep 1992 |
JP |
4284523 |
Oct 1992 |
JP |
553936 |
Mar 1993 |
JP |
5134945 |
Jun 1993 |
JP |
Non-Patent Literature Citations (3)
Entry |
M. Adams, et al “Database Computer Based on a Multi-microprocessor System, Final Report”, DIALOG(R) File 6:NTIS, Comp&Distr. 2000 NTIS, Intl., pp. 11-13. |
“Using Dual and Mappable Spare Bus” IBM Technical Disclosure Bulletin, Feb. 1994, pp. 59-64. |
Adams et al, “Database Computer based on a multi-Microprocessor System”, Dec. 1986, NTIS. |
Continuations (4)
|
Number |
Date |
Country |
Parent |
09/440285 |
Nov 1999 |
US |
Child |
09/933800 |
|
US |
Parent |
09/013039 |
Jan 1998 |
US |
Child |
09/440285 |
|
US |
Parent |
08/819625 |
Mar 1997 |
US |
Child |
09/013039 |
|
US |
Parent |
08/267013 |
Jun 1994 |
US |
Child |
08/819625 |
|
US |